## SP6351: 2.5 GHz – 2.7GHz 100W Receiver Switch & LNA Front End Module #### **General Description** The SP6351 is an integrated radio frequency (RF) front-end multichip module designed for time division duplexing (TDD) applications that operating from 2.5 to 2.7 GHz. The SP6351 is configured as a two-stage low noise amplifier (LNA) and a high-power silicon single-pole, double-throw (SPDT) switch. The device comes in a RoHS compliant, compact, 6 mm × 6 mm, 40-lead package. Note this package will be updated to a 28 pin version. Datasheeet to updated when new package is confirmed #### **Applications** - Wireless Infrastructure - TDD massive multiple input and multiple output and active antenna systems - TDD-Based communication systems #### **Features** - Integrated RF front end with 2 stage LNA and high power SPDT switch along with On-chip bias and matching - Single supply operation - Gain - High gain mode: 36 dB typical at 2.6 GHz Low gain mode: 16 dB typical at 2.6 GHz - · Low noise figure - o High gain mode: 1.0 dB typical at 2.6 GHz - o Low gain mode: 1.0 dB typical at 2.6 GHz - Low insertion loss: 0.5 dB typical at 2.6 GHz - High OIP3: 30 dBm typical in Rx High Gain mode - High power handling at T<sub>CASE</sub> = 105°C - Full lifetime 5G NR average power (9 dB PAR): 50 dRm - Single event (<10 sec operation) 5G NR average power (9 dB PAR): 53 dBm - · Low supply current - o High gain mode: 100 mA typical at 5 V - o Low gain mode: 46 mA typical at 5 V - o Power-down mode: 10 mA typical at 5 V - 6 mm x 6 mm, 40-lead LFCSP package. Figure 1 Functional Diagram #### **Table of Contents** | 1 Pin Configuration | 3 | |--------------------------------------------------|----| | 1.1 Pin Configuration Diagram | 3 | | 1.2 Pin Description | 3 | | 2 Electrical Specifications | 4 | | 3 Detailed Functional Description | 7 | | 3.1 Functional Block Diagram | 7 | | 3.2 Overview | 7 | | 3.2.1 Transmit Operation | 8 | | 3.2.2 Receive Operation | 8 | | 3.3 Biasing Sequence | | | 4 Package Information | 9 | | 4.1 Package Marking and Dimensions | 9 | | 5 ESD / MSL | | | 6 Environmental | | | 7 Ordering Information | 10 | | 8 Revision History | 11 | | | | | List of Tables | | | Table 1 Pin Functions | 3 | | Table 2 Absolute Maximum Ratings | 4 | | Table 3 Electrical Specifications DC and Control | | | Table 4 Electrical Specifications at 2.6 GHz | 5 | | Table 5 Recommended Operating Conditions | 6 | | Table 6 Thermal Resistance | | | Table 7 Truth Table Signal Path | 8 | | Table 8 Truth Table Operation | 8 | | Table 9 – Handling Precautions | | | Table 10 SP6351 Ordering Information | | | Table 11 Revision History | | | | | | List of Figures | | | Figure 1 Functional Diagram | 1 | | Figure 2 SP6351 Pin Configuration (Top View) | 3 | | | 7 | | Figure 3 Functional Block Diagram | / | ## 1 Pin Configuration # **1.1 Pin Configuration Diagram** Figure 2 SP6351 Pin Configuration (Top View) ### **1.2 Pin Description** **Table 1 Pin Functions** | PIN Name | Pin No. | Description | |----------|----------------------------------------------------------------------------|----------------------------------------------------------------------------------------| | TERM | 38 | Termination Output used in Tx mode. | | ANT | 4 | RF Input. | | SWCTRL | 14 | Switch control. | | SWVDD | 13 | Supply voltage for switch. | | GND | 3, 5, 7, 8, 16, 25, 28, 30, 35, 37, 39 | Ground | | NC | 1, 2, 6, 9, 10, 11, 12, 15, 17, 18, 19, 20, 21, 22, 23, 24, 32, 33, 36, 40 | Not internally connected. It is recommended to connect NC to the RF ground of the PCB. | | VDD1 | 34 | Supply voltage for Stage 1 LNA. | | VDD2 | 31 | Supply voltage for Stage 2 LNA. | | RXOUT | 29 | RF Output in Rx mode. | | BP | 27 | Bypass second stage LNA. | | PD | 26 | Power-Down all stages of LNA. | | EPAD | | Exposed Pad. The exposed pad must be bonded directly to RF Ground. | www.spiritsemi.com Page 3 of 12 # **2 Electrical Specifications** #### **Table 2 Absolute Maximum Ratings** | Parameter | | Symbol | Min | Max | Units | |-------------------------------|----------------------|---------|------|-----|-------| | Positive Supply Voltage | VDD1, VDD2 | | -0.3 | 5.5 | V | | Positive Supply voltage | SWVDD | | -0.3 | 5.5 | V | | Digital Control Input Voltage | PD, BP | | -0.3 | 5.5 | V | | | SWCTRL | | -0.3 | 3.3 | V | | | Transmit Input Power | TX Peak | | 62 | dBm | | RF Input Power | | In | | 02 | UDIII | | (5G NR 20MHz Signal) | Pagaiya Input Dawar | RX Peak | | 25 | dBm | | | Receive Input Power | In | | 25 | UDIII | | Temperature | Storage | | -65 | 150 | °C | | Temperature | Reflow | | | 260 | °C | #### Notes: - Operation of this device outside the parameter ranges given above may cause permanent damage. - Operation of this device at between the recommentded and the maximum operating ranges for one or more parameters over extended periods of time may affect product reliability #### **Table 3 Electrical Specifications DC and Control** | Parameter | | Conditions | Min | Тур | Max | Unit | |--------------------|-------------------------|---------------------|------|-----|------|------| | | High Gain | VDD1 and VDD2 = 5 V | | 100 | | mA | | Supply Current | Low Gain | VDD1 and VDD2 = 5 V | | 46 | | mA | | (I <sub>DD</sub> ) | Power-Down<br>Mode | VDD1 and VDD2 = 5 V | | 10 | | mA | | | TX Current (Switch) | SWVDD = 5 V | | 2.5 | | mA | | | SWCTRL_A/B | SWCTRL = 3.3 V | | 110 | | uA | | Digital Currents | PA_A/B | PD = 5 V | | 167 | | uA | | | BP_A/B | BP = 5 V | | 167 | | uA | | DIGITAL INPUT | | | | | | | | SWCTRL | Low (V <sub>IL</sub> ) | | 0 | | 0.63 | V | | SWOTEL | High (V <sub>IH</sub> ) | | 1.17 | | 3.3 | V | | PD | Low (V <sub>IL</sub> ) | | 0 | | 0.63 | V | | | High (VIH) | | 1.17 | | VDD | V | | ВР | Low (V <sub>IL</sub> ) | | 0 | | 0.63 | V | | DF | High (V <sub>IH</sub> ) | | 1.17 | | VDD | V | www.spiritsemi.com Page 4 of 12 #### Table 4 Electrical Specifications at 2.6 GHz VDD1, VDD2, SWVDD = 5 V; SWCTRL = 0 V or 3.3V; BP =0 V or VDD1; PD = 0 V or VDD1; Testing Frequency: 3.5 GHz. Case Temperature ( $T_{CASE}$ ) = 25 °C, 50 $\Omega$ system, unless otherwise noted. | Parameter | | | Condition | Min | Тур | Max | Units | |--------------------------------------|---------------------------|------|----------------------------------------------------------------------------------|-----|-----|------|-------| | GAIN[1] Mode | | Gain | Receive operation | | 35 | | dB | | J, | Low<br>Mode | Gain | Treceive operation | | 15 | | dB | | GAIN FLATNESS[1] | High<br>Mode | Gain | Receive operation in any 100 MHz | | 0.3 | | dB | | GAINT LATINESS! | Low<br>Mode | Gain | bandwidth | | 0.3 | | dB | | Noise Figure(NF) <sup>[1]</sup> | High<br>Mode | Gain | Receive operation | | 1.3 | | dB | | Noise rigure(Nr ) | Low<br>Mode | Gain | · | | 1.3 | | dB | | Output Third-Order Mode | | Gain | Receive operation, two-tone output power = +3 dBm per tone at 1 MHz tone spacing | | 29 | | dBm | | ( / | Low<br>Mode | Gain | Receive operation, two-tone output power = 0 dBm per tone at 1 MHz tone spacing | | 25 | | dBm | | Output 1 dB High<br>Compression Mode | | Gain | Receive operation | | 17 | | dBm | | (OP1dB) | Low<br>Mode | Gain | Treceive operation | | 12 | | dBm | | Insertion Loss <sup>[1]</sup> | | | Transmit operation | | 0.5 | | dB | | Switch Isolation | ANT<br>TERM <sup>[1</sup> | TO | Receive operation, PD = 0 V | | -15 | | dB | | Input return loss | | | Receive operation, High Gain Mode | | -16 | | dB | | Output return loss | | | Receive operation, High Gain Mode | | -15 | | dB | | Input return loss | | | Receive operation, Low Gain Mode | | -16 | | dB | | Output return loss | | | Receive operation, Low Gain Mode | | -15 | | dB | | Input return loss | | | Transmit operation | | -20 | | dB | | Output return loss | | | Transmit operation | | -15 | | dB | | Switching time | | | 50% control voltage to 90%, 10% of RF | | | 2000 | ns | | | | | RX Mode High Gain | | 100 | | | | Current | | | RX Mode Low Gain | | 46 | | mA | | | | | TX Mode | | 10 | | | #### Notes: www.spiritsemi.com Page 5 of 12 <sup>1.</sup> Refer Truth Tables, Table 7 and Table 8 ### **Table 5 Recommended Operating Conditions** | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------------------------------|-----------------------------------------------|-------|-----|------|-------| | Bias Voltage Range | VDD1, VDD2, SWVDD | 4.75 | 5 | 5.25 | V | | Control Voltage Range | PD, BP | 0 | | VDD | ٧ | | Control voltage Ivalige | SWCTRL | 0 | | 3.3 | ٧ | | Operating Frequency | | 2.496 | | 2.69 | GHz | | | | | | | | | RF Input Power at ANT to TERM | 9 dB PAR 5G NR full lifetime average | | | 50 | dBm | | (TX Mode) <sup>[note 1]</sup> | 9 dB PAR 5G NR single event (<10 sec) average | | | 53 | dBm | | RF Input Power at ANT to LNA | High Gain Mode | | | -30 | dBm | | (RX Mode) <sup>[note 1]</sup> | Low Gain Mode | | | -15 | ubili | | Case Temperature Range T <sub>CASE</sub> [2] | | -40 | | +105 | °C | | Junction Temperature at Maximum | Receive operation <sup>[1]</sup> | | | TBD | °C | | T <sub>CASE</sub> <sup>[2]</sup> | Transmit operation <sup>[1]</sup> | | | TBD | °C | #### Notes: - 1. Refer Truth Tables, Table 7 and Table 8 - 2. Measured at EPAD. ### **Table 6 Thermal Resistance** | Package Type | | θЈС | Unit | |--------------|-----------------------------|-----|------| | CP-40-15 | High Gain and Low Gain Mode | TBD | °C/W | | CF-40-13 | Power-Down Mode | TBD | °C/W | www.spiritsemi.com Page 6 of 12 ### 3 Detailed Functional Description ### 3.1 Functional Block Diagram Figure 3 Functional Block Diagram #### 3.2 Overview The SP6351 is an integrated radio frequency (RF), front-end multichip module designed for time division duplexing (TDD) applications operating from 2.5 to 2.7 GHz. The SP6351 is configured with a two-stage low noise amplifier (LNA) and a high-power silicon single-pole, double-throw (SPDT) switch. In Rx high gain mode, the cascaded two-stage LNA and switch offer a low noise figure (NF) of 1.3 dB, a high gain of 35 dB at 2.6 GHz, with current consumption of 100 mA per channel. In Rx low gain mode, one stage of the two-stage LNA is in bypass, providing 15 dB of gain at a lower current of 46 mA per channel. In power-down mode, the LNAs are turned off and the device draws 10 mA per channel. In transmit operation, when RF inputs are connected to a termination pin (TERM), the switch provides a low insertion loss of 0.5 dB at 2.6 GHz and handles an 5G NR signal with an average power (9 dB peak to average ratio, (PAR)) of 50 dBm for full lifetime operation and 53 dBm for single event (<10 sec). There is also an option of keeping the RX LNAs operational in the TX mode. The SP6351 requires a positive supply voltage applied to VDD1, VDD2 and SWVDD. Correct decoupling is required on the power supply lines for optimum noise performance, see application diagram for details. www.spiritsemi.com Page 7 of 12 #### 3.2.1 Transmit Operation The SP6351 supports transmit operations when 3.3 V is applied to SWCTRL. In transmit operation, when an RF input is applied to ANT, the signal path connection is from ANT to TERM. The SP6351 also supports receive LNA being powered up in transmit operation. This is achieved by applying 0 V to PD. #### 3.2.2 Receive Operation In receive operation, ANT is connected to RXOUT. SP6351 supports high gain mode, low gain mode, power-down high isolation mode, and power-down low isolation mode in receive operation, as detailed in Table 8 When 0 V is applied to PD, the LNA is powered up and the user can select high gain mode or low gain mode. To select high gain mode, apply 0 V to BP. To select low gain mode, apply 5 V to BP. When 5 V is applied to PD, the SP6351 enters power-down mode. To select power-down high isolation mode, apply 0 V to BP. To select power-down low isolation mode, apply 5 V to BP. #### 3.3 Biasing Sequence To Bias up the SP6351, perform the following steps. - 1. Connect GND to ground. - 2. Bias up VDD1, VDD2, SWVDD. - 3. Bias up SWCTRL. - 4. Bias up PD. - 5. Bias up BP. - 6. Apply an RF input signal. To Bias down, perform these steps in the reverse order Table 7 Truth Table Signal Path | SWCTRL | Signal Path Select | | | |--------|-----------------------------------|-------------------|--| | SWOTKE | Transmit Operation <sup>[1]</sup> | Receive Operation | | | Low | Off | On | | | High | On | Off | | Notes: #### **Table 8 Truth Table Operation** | Operation | | PD | BP | Signal Path | |--------------------|--------------------------------|------|------|--------------| | | High Gain Mode | Low | Low | | | | Low Gain Mode | Low | High | | | Receive operation | Power Down High Isolation Mode | High | Low | ANT to RXOUT | | | Power Down Low Isolation Mode | High | High | | | Transmit Operation | Insertion Loss Mode | High | Low | ANT to TERM | www.spiritsemi.com Page 8 of 12 <sup>1.</sup> See the signal path descriptions in Table 8 ## **4 Package Information** ## **4.1 Package Marking and Dimensions** | | | SYMBOL | MIN | NOM | MAX | |-------------------|------------------------|--------|--------------|-----------|-----| | TOTAL THICKNESS | | Α | 0.9 | 0.95 | 1 | | STAND OFF | | A1 | 0 0.035 0.05 | | | | MOLD THICKNESS | | A2 | | 0.75 | | | L/F THICKNESS | | A3 | | 0.203 REF | | | LEAD WIDTH | | b | 0.2 | 0.25 | 0.3 | | BODY SIZE | х | D | | 6 BS | c | | BUUT SIZE | Y | E | | 6 BS | С | | LEAD PITCH | | e | | 0.5 BSC | | | EP SIZE | Х | J | 4.5 | 4.6 | 4.7 | | EF 3126 | Y | K | 4.5 | 4.6 | 4.7 | | LEAD LENGTH | | L | 0.3 | 0.4 | 0.5 | | PACKAGE EDGE TOLE | PACKAGE EDGE TOLERANCE | | | 0.1 | | | MOLD FLATNESS | bbb | | 0.1 | | | | COPLANARITY | | ccc | | 0.08 | | | LEAD OFFSET | | ddd | | 0.1 | | | EXPOSED PAD OFFSE | T | eee | | 0.1 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | **Figure 4 Package Dimensions** # 5 ESD / MSL Table 9 - Handling Precautions | Test Condition | Rating | Reference | |----------------------------------|--------|-------------| | MSL (Moisture Sensitivity Level) | 3 | | | ESD – HBM (Human Body Model) | TBD | JS-001-2017 | | ESD – CDM Charged Device Model) | TBD | JS-002-2018 | ### **6 Environmental** This part is compliant with 2011/65/EU RoHS directive. www.spiritsemi.com Page 9 of 12 # **7 Ordering Information** ## Table 10 SP6351 Ordering Information | Ordering Part Number (OPN) | Marking | Package information | Storage Temperature Range | |----------------------------|---------|---------------------|---------------------------| | TBD | TBD | 40 QFN | -40°C to 125°C | www.spiritsemi.com Page 10 of 12 # **8 Revision History** ## **Table 11 Revision History** | Version<br>Number | Date | Description | Author | |-------------------|--------------|----------------------------------------------|------------| | 1.0 | 15 Sept 2022 | SP6351 Datasheet release version 1.0 created | Spiritsemi | | 1.1 | 21 Sept 2022 | Updated pinout | Spiritsemi | www.spiritsemi.com Page 11 of 12 #### IMPORTANT NOTICE AND DISCLAIMER SPIRIT SEMICONDUCTOR PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for developers skilled in the art designing with Spirit Semiconductor products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Spirit Semiconductor grants you permission to use these resources only for development of an application that uses Spirit Semiconductor products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Spirit Semiconductor intellectual property or to any third party intellectual property. Spirit Semiconductor disclaims responsibility for, and you will fully indemnify Spirit Semiconductor and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Spirit Semiconductor products are provided only subject to Spirit Semiconductor Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Spirit Semiconductor resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products. #### **Contact Information** For more information visit www.spiritsemiconductor.com For sales related information please send an email to sales@spiritsemi.co.uk #### **Trademarks** Spirit Semiconductor and Spirit Semiconductor Logo are trademarks of Semiconductor Limited. All referenced brands, product names, service names and trademarks are the property of their respective owners. www.spiritsemi.com Page 12 of 12