

## Setting Up a Successful Test Strategy.



ITAR-Registered







### Setting Up a Successful Test Strategy. Introduction

#### **Manufacturing Test Challenges**

- ✓ Understanding Test Resources
- ✓ Ensure Test Coverage is Maximized
- ✓ Overcome Access Issues
- ✓ Test Efficiency Test Time
- ✓ Test Development Scheduling
- ✓ Keep Test Costs Down









### Setting Up a Successful Test Strategy.

# What, Why, How, Who & When

What are we looking for in a test strategy? Why do we look to establish for in a test strategy? How to we set up a test strategy? Who needs to designs the test strategy? When do we look to set up for in a test strategy?





### Setting Up a Successful Test Strategy. What & Why

► Test Strategy for testing the CCA multiple parts
► Resources Available - @ CM or @Mfg Floor.

Design For Test (DfT) – Electrical and Mechanical.

Understanding the design.







Thank you, Aster Tech, Keysight Tech, XJTAG for photos.



### Setting Up a Successful Test Strategy. What & Why

Using the knowledge of the designer - understanding the critical circuits

Efficiency of testing

> To Save Time and Money









### Setting Up a Successful Test Strategy. How

How do we do this?

- Knowing the resources that will test or inspecting of the CCA
- Designing the test strategy early
  - Design for Test (DfT)
    - Schematics Controllability





VS

- Schematics Set up for tools electrical connection
   i.e., Boundary Scan
- Layout Access to Circuit
  - Test Points
  - Cables





### Setting Up a Successful Test Strategy. How

#### How do we do this? (Continued)

- Layout Device locations
  - Parts locations
    - i.e., Obstacles of overcome
  - PCB layout
    - i.e., Panel or Single







Probe Analyzer

15sh

Texter Ty

Minimum Feature Size: 0.3 Package Outline Clearance: 0.125

Board Outline Clearance:

Annia offset on THT nins.

Innoie Mechanica

Top only Bottom only Both Total

Profile Priority rules Constraints Setup Probe Size Probe Quantity Display Rules

Fidureless SMD Pin Office

Feature Clearance: Tooling Hole Cleara

ides black tob

Ceep alternate n

Shape definition

### Setting Up a Successful Test Strategy. How do we do this? (Continued)

- Knowing what is needed to test or inspect your circuit assemblies

- Knowledge of manufacturing test and inspections tools.



Do we have for Electrical Test? Do we have Inspection?



Mirtec 3D AOI

- AOI Keysight 3070 ICT inline or standard systems - IDing what manufacturing needs or what do they have available.
  - **Engineering ID needs**
  - Contract calls out needs
- Minimize overlap and gaps
  - i.e., Overlaps in coverage cost.



i.e., Gaps in converge cost.



### Setting Up a Successful Test Strategy. Fixturing – Bed of Nails



**Bed of Nails (ICT or Custom)** – DfT Rules : Size and Spacing.

Looking at probing the CCA. Type of targets? Vias, Test Points, etc.



Size as small as 18 - 20 mils, but tight tolerance custom fixturing is suggested for PCBs for production. 28 - 32 mils for wider tolerances for PCBs. Remember this is for a production efforts. **Don't confuse size and spacing** 



Thank you Ingun and H & W Fixture for Photos



### Setting Up a Successful Test Strategy. Test Engineering Probing Challenges

#### **Probing Challenges -**

 ✓ Components Placement tolerances
 ✓ Probing

i.e. TP placement near Switches



#### Fixture has stack up





Thank you Ingun for use of photo



### Setting Up a Successful Test Strategy. How

Electro-Mechanical Probing or Flying Probe Testing

i.e. Even with FPT being DfT Lenient Testing – Size or PCB tolerances make a difference.



Size as small as 3-4 mils, but 3% tolerance is suggested for PCBs for production. 10-12 mils for wider tolerances for PCBs. Remember this is for a production efforts. **Ask why?** 





### Setting Up a Successful Test Strategy. Who

Stake holders - collaboration with these teams are key.
Test Engineering – As the test & inspection development and sustaining effort of the circuit assembly.

**Project Engineer/Manager** – Setting up budgets and scheduling deployment and who will inherit the tests of the assembly.

**Design Engineering** – Putting in the testability and inspectability into the circuit assembly.





### Setting Up a Successful Test Strategy. Who

Stake holders - collaboration with these teams are key. Process Engineering – How does test and inspection fit into circuit assembly process.

Manufacturing Engineering – Inherited the tests and inspection of the assembly.

#### Anyone else????

What about **Vendors and Partners?** Knowing what is being quoted is key to execution of the vision.





### Setting Up a Successful Test Strategy. When

#### Good Old Days.

# DfT would just ask for Access to all or most of the pins on a circuit

#### Mainly for ICT 3070 or GR228x systems







### Setting Up a Successful Test Strategy. When At the Start of the design....

When laying out the schematics, we should be thinking about controllability. i.e. Think about what pins are key to control the CCA. As you select



As you select devices for schematics and BOM, are there any automated testing we can use. i.e. Boundary Scan, BIST, etc.

onnection, Inc.



### Setting Up a Successful Test Strategy. When

Access to the circuit assembly has grown in complexity. Access needs to be measured by test methodology, production cost, volume of production and test development cost.

QA Tech., Ingun, TCI, IDI and Cohu probes can touch anything well, BUT.....As we get more specialize costs increase. Circuit Check, Arcadia, QxQ, RNS, and TTCI can fixture anything to touch a target (with in guidelines) As we get more specialize costs increase.

ITAR-Registered

Thank you, Arcadia Test, for the use of this fixturing image Thank you, QA Technologies, for the use of this photo image Sample of Probes







### Setting Up a Successful Test Strategy.

Conclusion Multiple Stake holders – Design, Program/Project Team, Production Team

Starts Earlier is Best – DfT with Design Starts



Multiple Test and Inspection Solutions (tools) – Knowing is in the Arsenal









### Setting Up a Successful Test Strategy.

Any Questions?

Thank you for your interest. My contact information. Bert Horner – President 410-205-7300 x115 whorner@ttci.com



