

# 64Mbit ADMUX CellularRAM Data Sheet

# CSA6416SB-FI-A1

Version: 1



# Table of Contents

|     | Table of contents                   | 2  |
|-----|-------------------------------------|----|
| 1.  | Feature                             | 3  |
| 2.  | Description                         | 3  |
| 3.  | Package Information                 | 4  |
|     | 3.1 Package Outline Drawing         | 5  |
| 4.  | Ordering Information                | 5  |
|     | 4.1 Part Number                     | 6  |
| 5.  | Package Ball Signal Table           | 6  |
| 6.  | Function Diagram                    | 8  |
| 7.  | Powerup Initialization              | 8  |
|     | 7.1 Powerup Initialization Timing   | 8  |
| 8.  | Bus Operation Mode                  | 9  |
|     | 8.1 Asynchronous Mode               | 9  |
|     | 8.2 Burst Mode Operation            | 10 |
|     | 8.3 Mixed-Mode Operation            | 12 |
|     | 8.4 WAIT Operation                  | 13 |
|     | 8.5 Row Boundary Crossing           | 13 |
|     | 8.6 Row Boundary Crossing Latency   | 14 |
|     | 8.7 LB#/UB# Operation               | 14 |
| 9.  | Low-Power Operation                 | 15 |
|     | 9.1 Standby Mode Operation          | 15 |
|     | 9.2 Temperature Compensated Refresh | 15 |
|     | 9.3 Partial Array Refresh           | 15 |
| 10. | . Register                          | 15 |
|     | 10.1 Access Using CRE               | 16 |
|     | 10.2 Software Access                | 18 |
|     | 10.3 Bus Configuration Register     | 20 |
|     | 10.4 Refresh Configuration Register | 24 |
|     | 10.5 Device Identification Register | 25 |
| 11. | . Electrical Characteristics        | 26 |
| 12. | . Timing Requirements               | 29 |
| 13. | . Timing Diagrams                   | 32 |
| 14. | . Revision History                  | 45 |



### 1. Feature

Fully compliant to CellularRAM 1.5 Specification

Single device supports asynchronous and burst operations

VCC, VCCQ voltages:

1.7V-1.95V VCC

1.7V-1.95V VCCQ

Random access time: 70ns

Burst mode READ and WRITE access:

4, 8, 16, or 32 words, or continuous burst

Burst wrap sequential

Max clock rate: 133 MHz (<sup>t</sup>CLK = 7.5ns)

Burst initial latency: 37.5ns (5 clocks) at 133 MHz <sup>t</sup>ACLK: 5.5ns at 133 MHz Low power consumption:

Asynchronous READ: <25mA

Initial access, burst READ: (39ns [4 clocks] at 109 MHz)<35mA

Continuous burst READ: <30mA

Low-power features

On-chip temperature compensated refresh (TCR)

Partial array refresh (PAR)

Frequency:

83Mhz, 109Mhz, 133Mhz

Timing: 70ns access

# 2. Description

CellularRAM<sup>™</sup> products are high-speed, CMOS pseudo-static random-access memory developed for low-power, portable applications. This CSA6416SB-FI-A1 64Mb device has a DRAM core organized as 4 Meg x 16 bits. This device includes an industry-standard burst mode Flash interface that dramatically increases read/write bandwidth compared with other low-power SRAM or Pseudo SRAM offerings.

To operate seamlessly on a burst Flash bus, CellularRAM products incorporate a transparent self-refresh mechanism. The hidden refresh requires no additional support from the system memory controller and has no significant impact on device READ/WRITE performance.

Two user-accessible control registers define device operation. The bus configuration register (BCR) defines how the CellularRAM device interacts with the system memory bus and is nearly identical to its counterpart on burst mode Flash devices. The refresh configuration register (RCR) is used to control how refresh is performed on the DRAM array.



These registers are automatically loaded with default settings during power-up and can be updated anytime during normal operation.

Special attention has been focused on standby current consumption during self refresh. CellularRAM products include three mechanisms to minimize standby current. Partial array refresh (PAR) enables the system to limit refresh to only that part of the DRAM array that contains essential data. Temperature compensated refresh (TCR) uses an on-chip sensor to adjust the refresh rate to match the device temperature—the refresh rate decreases at lower temperatures to minimize current consumption during standby. The system configurable refresh mechanisms are accessed through the RCR.

This CellularRAM device is compliant with the industry standard CellularRAM 1.5 feature set established by the CellularRAM Workgroup. It includes support for both variable and fixed latency, with three output-device drive-strength settings, additional wrap options, and a device ID register (DIDR)

# 3. Package Information

Ball Assignment for 49b MINIBGA (general diagram for 64Mb to 256Mb)



# Top View Through Package

# (4x4x0.8mm)(P0.5)(B0.25)

For 64Mb, Pin of 3F "A22" is defined as NC, and pin of 5F "A23" is defined as NC. Special note: CSA6416SB-FI-A1, pin of 5F "A23" is defined as "VDD" or always pull "high"



### 3.1 Package Outline Drawing

• 49b FBGA, 4x4x0.8max, 0.5mm pitch, 0.25mm size



![](_page_4_Figure_6.jpeg)

| Sumball | MILLIMETERS |       |      |  |
|---------|-------------|-------|------|--|
| Symbol  | MIN.        | NOM.  | MAX. |  |
| A       | 0.60        | 0.70  | 0.80 |  |
| A1      | 0.13        | 0.18  | 0.23 |  |
| b       | 0.20        | 0.25  | 0.30 |  |
| D       | 3.90        | 4.00  | 4.10 |  |
| E       | 3.90        | 4.00  | 4.10 |  |
| D1      | 3.          | 00 BS | С    |  |
| E1      | 3.00 BSC    |       |      |  |
| eD      | 0.50 BSC    |       |      |  |
| eE      | 0.          | 50 BS | С    |  |

# 4. Ordering Information

NOTE:

1.

SCALE 1:3

Product Naming Rule:

3. THE PATTERN OF PIN1 FIDUCIAL IS FOR REFERANCE ONLY

2. ALL DIMENSIONS ARE IN MILLIMETERS.

![](_page_4_Figure_10.jpeg)

![](_page_5_Picture_0.jpeg)

# 4.1 Part Number:

| Part Number     | Density | Amax | Temperature    | Note |
|-----------------|---------|------|----------------|------|
| CSA6416SB-FI-A1 | 64Mb    | A21  | -25°C to +85°C | 49B  |

# 5. Package Ball Signal Table

| Table 1    |        | Signals Table                                      |          |
|------------|--------|----------------------------------------------------|----------|
| Symbol     | Туре   | Description                                        | Comments |
| VDD        | Power  | Core supply 1.8V                                   |          |
| VDDQ/VCCQ  | Power  | IO supply 1.8V                                     |          |
| VSS        | Ground | Core supply ground                                 |          |
| VSSQ       | Ground | IO supply ground                                   |          |
| A/DQ[15:0] | 10     | Address/DQ bus [15:0]                              |          |
| A[max:16]  | Input  | Address [max:16] 64M: max = 21                     |          |
| LB#        | Input  | Lower byte select, active low. In Advanced PSRAM   |          |
|            |        | write, it's data-mask for lower byte, active high. |          |
|            |        | DML=1 means "do not write".                        |          |
| UB#        | Input  | Upper byte select, active low. In Advanced PSRAM   |          |
|            |        | write, it's data-mask for upper byte, active high. |          |
|            |        | DMH=1 means "do not write".                        |          |
| CE#        | Input  | Chip select, active low.                           |          |
|            |        |                                                    |          |
| WE#        | Input  | Write enable, active low.                          |          |
| ADV#       | Input  | Address-Data-Valid, active low. When ADV# is low,  |          |
|            |        | A/DQ is used to input address.                     |          |
| CLK        | Input  | Clock.                                             |          |
| OE#        | Input  | Output enable, active low.                         |          |
| WAIT       | Output | Wait signal indicating the cycle's data is valid.  |          |
| CRE        | Input  | Control register select                            | Optional |

![](_page_6_Picture_0.jpeg)

#### Table 2: Bus Operations

| Asynchronous<br>Mode <u>BCR[15]</u> = 1 | Power    | CLK <sup>1</sup> | ADV#             | CE#             | OE#              | WE#             | CRE              | LB#/<br>UB#     | WAIT <sup>2</sup> | A/DQ[15:0] <sup>3</sup>          | Notes          |
|-----------------------------------------|----------|------------------|------------------|-----------------|------------------|-----------------|------------------|-----------------|-------------------|----------------------------------|----------------|
| Read∉                                   | Active⊂  | L€ <sup>2</sup>  | е <sup>2</sup> Л | 1¢              | Γ¢,              | H∈₹             | fter.            | L₽              | Low-Z             | Data out                         | 4⇔             |
| Write                                   | Active   | Lt-2             | е <sup>2</sup> П | Γ¢              | X⊖               | Γ¢2             | L¢2              | Le              | High-Z€           | Data in∉                         | 40             |
| Standby                                 | Standby₽ | L€2              | X⋳               | H€              | X⊖               | X⊖              | Le <sup>2</sup>  | X⇔ĩ             | High-Z            | High-Z₽                          | 5,6            |
| No operation <sup>₄</sup>               | Idle⇔    | Le               | Xe               | Lea             | X∉⊐              | Xel             | Lei              | X               | Low-Z             | X∉⊐                              | 4, 6           |
| Configuration register<br>write⊖        | Active   | Leª              | Ъ                | Ľ€ª             | Hea              | Le <sup>a</sup> | He⊐              | Xea             | Low-Z             | High-Z←                          | ¢2             |
| Configuration register read             | Active   | L⊖.              | Ъ                | Le.             | .L€              | He              | H€               | Fe              | Low-Ze            | Config. reg.<br>out⇔             | ę              |
| Burst mode<br>BCR[15] = 0               | Power    | CLK1             | ADV#             | CE#             | OE#              | WE#             | CRE              | LB#/<br>UB#     | WAIT <sup>2</sup> | A/ <u>DQ[</u> 15:0] <sup>3</sup> | Notes          |
| Async read                              | Active   | H or L€          | Ъ                | L <sub>fa</sub> | .Le <sup>2</sup> | H⊭⊐             | Ľ¢2              | لما             | Low-Ze            | Data out                         | 4, 7           |
| Async write <sup>←</sup>                | Active∈  | H or L           | Ъ                | Ľ⇔              | X₽               | L <sup>eo</sup> | L <sup>ر</sup> ت | ŕ.              | High-Z+           | Data in 🖻                        | 4 <sup>ي</sup> |
| Standby                                 | Standby  | H or L+          | X∈⊐              | H⊭              | X∈⊐              | Xe¹             | Le <sup>2</sup>  | X               | High-Ze           | High-Z                           | 5,6            |
| No operation                            | Idle⇔    | H or L+          | Xe               | 16              | X⊖               | Xe              | L€ <sup>2</sup>  | X⇔              | Low-Ze            | X∈⊐                              | 4,6            |
| Initial burst read                      | Active∈ª | _1€              | L⇔               | L€              | X⋳               | He              | .Fe₁             | L€3             | Low-Z             | Address                          | 4, 8∈3         |
| Initial <u>burst</u> write              | Active   | ę                | L¢⊐              | L¢2             | He               | L∉⊐             | L¢2              | X⇔              | Low-Z             | Address <sup>2</sup>             | 4, 8∉ª         |
| Burst continue <sup>←</sup>             | Active@  | Ę                | H⇔               | L⇔              | X⋳               | X€              | X⋳               | L€              | Low-Z             | Data in or<br>Data out           | 4, 8∉          |
| Burst suspend <sup>₄1</sup>             | Active∈  | Xel              | Xe               | Lei             | Hei              | X∉              | X∈⊐              | Xell            | Low-Ze            | High-Ze                          | 4,8            |
| Configuration register<br>write⊖        | Active 🖻 | ¢3               | L⇔               | Γe              | Ha               | L€1             | Hei              | Xea             | Low-Z             | High-Z€ <sup>2</sup>             | 8,94           |
| Configuration register                  | Active   | 4                | Le⊐              | T <sub>63</sub> | Lta              | He⊒             | Hea              | Le <sup>2</sup> | Low-Z             | Config. reg.                     | 8,9            |

Notes:

- 1. CLK must be static (HIGH or LOW) during async read and async write modes; and to achieve standby power during standby mode. CLK must be static (HIGH or LOW) during burst suspend.
- 2. The WAIT polarity is configured through the bus configuration register (BCR[10]).
- 3. When LB# and UB# are in select mode (LOW), DQ[15:0] are affected. When only LB# is in select mode, DQ[7:0] are affected. When only UB# is in the select mode, DQ[15:8] are affected.
- 4. The device will consume active power in this mode whenever addresses are changed.
- 5. When the device is in standby mode, address inputs and data inputs/outputs are internally isolated from any external influence.
- 6. VIN = VCCQ or 0V; all device inputs must be static (unswitched) in order to achieve standby current.
- 7. When the BCR is configured for sync mode, sync READ and WRITE, and async WRITE are supported by all vendors. Cascadeteq devices also support asynchronous READ.
- 8. Burst mode operation is initialized through the bus configuration register (BCR[15]).
- 9. Initial cycle. Following cycles are the same as BURST CONTINUE. CE# must stay LOW for the equivalent of a single word burst (as indicated by WAIT).

7

![](_page_7_Picture_0.jpeg)

### 6. Function Diagram

![](_page_7_Figure_4.jpeg)

# 7. Powerup Initialization

CellularRAM products include an on-chip voltage sensor used to launch the power-up initialization process. Initialization will configure the BCR and the RCR with their default settings. (See Figure 14 and Figure 18) VCC and VCCQ must be applied simultaneously. When they reach a stable level at or above 1.7V, the device will require 150µs to complete its self-initialization process. During the initialization period, CE# should remain HIGH. When initialization is complete, the device is ready for normal operation.

# 7.1 Powerup Initialization Timing

![](_page_7_Figure_8.jpeg)

![](_page_8_Picture_0.jpeg)

### 8. Bus Operating Mode

CellularRAM products incorporate a burst mode interface found on Flash products targeting low power, wireless applications. This bus interface supports asynchronous and burst mode read and write transfers. The specific interface supported is defined by the value loaded into the BCR.

# 8.1 Asynchronous Mode

CellularRAM products power up in the asynchronous operating mode. This mode uses the industry standard SRAM control bus (CE#, OE#, WE#, LB#/UB#). READ operations (Figure 2) are initiated by bringing CE#, ADV#, and LB#/UB# LOW while keeping OE# and WE# HIGH, and driving the address onto the A/DQ bus. ADV# is taken HIGH to capture the address, and OE# is taken LOW. Valid data will be driven out of the I/Os after the specified access time has elapsed.

WRITE operations (Figure 3) occur when CE#, ADV#, WE#, and LB#/UB# are driven LOW with the address on the A/DQ bus. ADV# is taken HIGH to capture the address, then the WRITE data is driven onto the bus. During asynchronous WRITE operations, the OE# level is a "Don't Care," and WE# will override OE#; however, OE# must be HIGH while the address is driven onto the A/DQ bus. The data to be written is latched on the rising edge of CE#, WE#, or LB#/UB# (whichever occurs first).

During asynchronous operation, the CLK input must be held static (HIGH or LOW). WAIT will be driven while the device is enabled and its state should be ignored. WE# LOW time

must be limited to <sup>t</sup>CEM.

![](_page_8_Figure_10.jpeg)

### Figure 2 READ Operation (ADV# LOW)

![](_page_9_Picture_0.jpeg)

#### Figure 3 WRITE Operation

![](_page_9_Figure_4.jpeg)

### 8.2 Burst Mode Operation

Burst mode operations enable high-speed synchronous READ and WRITE operations. Burst operations consist of a multi-clock sequence that must be performed in an ordered fashion. After CE# goes LOW, the address to access is latched on the rising edge of the next clock that ADV# is LOW. During this first clock rising edge, WE# indicates whether the operation is going to be a READ (WE# = HIGH, Figure 4) or WRITE (WE# = LOW, Figure 5)

![](_page_9_Figure_7.jpeg)

![](_page_9_Figure_8.jpeg)

Note:

Non-default BCR settings for burst mode READ (4-word burst): Fixed or variable latency; latency code two (three clocks); WAIT active LOW; WAIT asserted during delay. Diagram in Figure 4 is representative of variable latency with no refresh collision or fixed-latency access.

![](_page_10_Picture_0.jpeg)

![](_page_10_Figure_3.jpeg)

![](_page_10_Figure_4.jpeg)

Note:

The size of a burst can be specified in the BCR either as a fixed length or continuous. Fixed-length bursts consist of four, eight, sixteen, or thirty-two words. Continuous bursts have the ability to start at a specified address and burst to the end of the row.

The latency count stored in the BCR defines the number of clock cycles that elapse before the initial data value is transferred between the processor and CellularRAM device. The initial latency for READ operations can be configured as fixed or variable (WRITE operations always use fixed latency). Variable latency allows the CellularRAM to be configured for minimum latency at high clock frequencies, but the controller must monitor WAIT to detect any conflict with refresh cycles.

Fixed latency outputs the first data word after the worst-case access delay, including allowance for refresh collisions. The initial latency time and clock speed determine the latency count setting.

Fixed latency is used when the controller cannot monitor WAIT. Fixed latency also provides improved performance at lower clock frequencies.

The WAIT output asserts when a burst is initiated, and de-asserts to indicate when data is to be transferred into (or out of) the memory. WAIT will again be asserted at the boundary of the row, unless wrapping within the burst length.

To access other devices on the same bus without the timing penalty of the initial latency for a new burst, burst mode can be suspended. Bursts are suspended by stopping CLK. CLK can be stopped HIGH or LOW. If another device will use the data bus while the burst is suspended, OE# should be taken HIGH to disable the CellularRAM outputs; otherwise,

Non-default BCR settings for burst mode WRITE (4-word burst): Fixed or variable latency; latency code two (three clocks); WAIT active LOW; WAIT asserted during delay.

![](_page_11_Picture_0.jpeg)

OE# can remain LOW. Note that the WAIT output will continue to be active, and as a result no other devices should directly share the WAIT connection to the controller. To continue the burst sequence, OE# is taken LOW, then CLK is restarted after valid data is available on the bus.

The CE# LOW time is limited by refresh considerations. CE# must not stay LOW longer than tCEM. If a burst suspension will cause CE# to remain LOW for longer than tCEM, CE# should be taken HIGH and the burst restarted with a new CE# LOW/ADV# LOW cycle.

![](_page_11_Figure_5.jpeg)

Figure 6 Refresh Collision During Variable-Latency READ Operation

Note

Non-default BCR settings for refresh collision during variable-latency READ operation: Latency code two (three clocks); WAIT active LOW; WAIT asserted during delay.

# 8.3 Mixed-Mode Operation

The device supports a combination of synchronous READ and asynchronous WRITE operations when the BCR is configured for synchronous operation. (Cascadeteq devices also support asynchronous READ.) The asynchronous WRITE operations require that the clock (CLK) remain static (HIGH or LOW) during the entire sequence. The ADV# signal latches the target address. CE# can remain LOW when transitioning between mixed-mode operations with fixed latency enabled; how- ever, the CE# LOW time must not exceed tCEM. Mixed-mode operation facilitates a seamless interface to legacy burst mode Flash memory controllers. See Figure 36 for the "Asynchronous WRITE Followed by Burst READ" timing diagram.

![](_page_12_Picture_0.jpeg)

### 8.4 WAIT Operation

The WAIT output on a CellularRAM device is typically connected to a shared, system-level WAIT signal. (See below Figure 7) The shared WAIT signal is used by the processor to coordinate transactions with multiple memories on the synchronous bus.

### Figure 7 Wired or WAIT Configuration

![](_page_12_Figure_6.jpeg)

When a READ or WRITE operation has been initiated, WAIT goes active to indicate that the CellularRAM device requires additional time before data can be transferred. For READ operations, WAIT will remain active until valid data is output from the device. For WRITE operations, WAIT will indicate to the memory controller when data will be accepted into the CellularRAM device.

When WAIT transitions to an inactive state, the data burst will progress on successive clock edges.

During a burst cycle, CE# must remain asserted until the first data is valid. Bringing CE# HIGH during this initial latency may cause data corruption.

When using variable initial access latency (BCR[14] = 0), the WAIT output performs an arbitration role for READ operations launched while an on-chip refresh is in progress. If a collision occurs, WAIT is asserted for additional clock cycles until the refresh has completed. (See Figure 6) When the refresh operation has completed, the READ operation will continue normally.

WAIT will be asserted but should be ignored during asynchronous READ and WRITE operations.

By using fixed initial latency (BCR[14] = 1), this CellularRAM device can be used in burst mode without monitoring the WAIT signal. However, WAIT can still be used to determine when valid data is available at the start of the burst and at the end of the row. If WAIT is not monitored, the controller must stop burst accesses at row boundaries on its own.

# 8.5 Row Boundary Crossing

CellularRAM 1.5 supports the Row Boundary Crossing (RBC) operation for both READ and WRITE bursts. Row Boundary Crossing is available for both Fixed Latency and Variable

![](_page_13_Picture_0.jpeg)

Latency operations. Refresh may not be allowed during a Row Boundary Crossing, so tCEM must be observed.

The RBC operation is entered if the burst continues past the last column address of the row. For the Wrap-On (BCR[3]=0) setting, RBC is not accessible. Note that Cascadeteq CellularRAM has a Row Length of 256 bits, thus, the End of Row occurs at A[7:0] = FFh. The Row Length of the Cel-IularRAM can be obtained from a READ operation of the Device ID Register (DIDR[15]).

If the RAM is set to Wrap-Off (BCR[3] = 1) or Continuous Burst and a Row Boundary Crossing is not desired, care must be taken to properly terminate any burst at End of Row by deasserting CE#.

### 8.6 Row Boundary Crossing Latency

Row Boundary Crossing is facilitated by the WAIT pin, which asserts at the last data word of the current row, and then de-asserts when the first valid data of the new row is available (see Figure 29 and Figure 34). The assertion and de-assertion of WAIT relative to these data packets is controlled by the WAIT Configuration (BCR[8]).

The actual latency to cross the row boundary is a function of the initial latency type; variable latency (default) vs. fixed latency (IL = BCR[14]), latency count (LC = BCR[13:11]) and READ vs. WRITE burst, as shown in Table 3.

|  |                 | Now Boundary Cross | sing Latency          |  |  |
|--|-----------------|--------------------|-----------------------|--|--|
|  |                 |                    | NUMBER OF CYCLES WAIT |  |  |
|  | Initial Latency | Burst Operation    | IS ASSERTED           |  |  |
|  |                 |                    | (LC = BCR[13:11])     |  |  |
|  | Variable        | READ               | LC+2                  |  |  |
|  | Variable        | WRITE              | LC+1                  |  |  |
|  | Fixed           | READ               | LC+1                  |  |  |
|  | Fixed           | WRITE              | LC+1                  |  |  |

Table 3Row Boundary Crossing Latency

# 8.7 LB#/UB# Operation

The LB# enable and UB# enable signals support byte-wide data WRITEs. During WRITE operations, any disabled bytes will not be transferred to the RAM array and the internal value will remain unchanged. During an asynchronous WRITE cycle, the data to be written is latched on the rising edge of CE#, WE#, LB#, or UB#, whichever occurs first. LB# and UB# must be LOW during READ cycles.

When both the LB# and UB# are disabled (HIGH) during an operation, the device will disable the data bus from receiving or transmitting data. Although the device will seem to be deselected, it remains in an active mode as long as CE# remains LOW.

![](_page_14_Picture_0.jpeg)

### 9. Low-Power Operation

# 9.1 Standby Mode Operation

During standby, the device current consumption is reduced to the level necessary to perform the DRAM refresh operation. Standby operation occurs when CE# is HIGH. The device will enter a reduced power state upon completion of a READ or WRITE operation, or when the address and control inputs remain static for an extended period of time. This mode will continue until a change occurs to the address or control inputs.

# 9.2 Temperature Compensated Refresh

Temperature compensated refresh (TCR) allows for adequate refresh at different temperatures. This CellularRAM device includes an on-chip temperature sensor that automatically adjusts the refresh rate according to the operating temperature. The device continually adjusts the refresh rate to match that temperature.

# 9.3 Partial Array Refresh

Partial array refresh (PAR) restricts refresh operation to a portion of the total memory array. This feature enables the device to reduce standby current by refreshing only that part of the memory array required by the host system. The refresh options are full array, onehalf array, one-quarter array, one-eighth array, or none of the array. The mapping of these partitions can start at either the beginning or the end of the address map. (See Table 8) READ and WRITE operations to address ranges receiving refresh will not be affected. Data stored in addresses not receiving refresh will become corrupted. When re-enabling additional portions of the array, the new portions are available immediately upon writing to the RCR.

### 10. Register

Two user-accessible configuration registers define the device operation. The bus configuration register (BCR) defines how the CellularRAM interacts with the system memory bus and is nearly identical to its counterpart on burst mode Flash devices. The refresh configuration register (RCR) is used to control how refresh is performed on the DRAM array. These registers are automatically loaded with default settings during power-up, and can be updated any time the devices are operating in a standby state. A DIDR provides information on the device manufacturer, CellularRAM generation, and the specific device configuration. The DIDR is read-only.

![](_page_15_Picture_0.jpeg)

### **10.1 Access Using CRE**

The registers can be accessed using either a synchronous or an asynchronous operation when the control register enable (CRE) input is HIGH. (See Figures 8, 9, 10 and 11) When CRE is LOW, a READ or WRITE operation will access the memory array. The configuration register values are written via addresses A[max:0]. In an asynchronous WRITE, the values are latched into the configuration register on the rising edge of ADV#, CE#, or WE#, whichever occurs first; LB# and UB# are "Don't Care." The BCR is accessed when A[19:18] are 10b; the RCR is accessed when A[19:18] are 00b. The DIDR is read when A[19:18] are 01b. For reads, address inputs other than A[19:18] are "Don't Care," and register bits 15:0 are output on DQ[15:0]. Immediately after performing a configuration register READ or WRITE operation, reading the memory array is highly recommended.

In parts with "-Z" option, CRE pin is disabled internally and CRE access is not available.

![](_page_15_Figure_6.jpeg)

Figure 8 Configuration Register WRITE, Asynchronous Mode, Followed by READ ARRAY Operation

Note A[19:18] = 00b to load RCR, and 10b to load BCR.

![](_page_16_Picture_0.jpeg)

Figure 9 Configuration Register WRITE, Synchronous Mode Followed by READ ARRAY Operation

![](_page_16_Figure_4.jpeg)

#### Note

Non-default BCR settings for synchronous mode configuration register WRITE followed by READ ARRAY operation: Latency code two (three clocks); WAIT active LOW; WAIT asserted during delay.
 A[19:18] = 00b to load RCR, and 10b to load BCR.

3. CE# must remain LOW to complete a burst-of-one WRITE. WAIT must be monitored additional WAIT cycles caused by refresh collisions require a corresponding number of additional CE# LOW cycles.

#### Figure 10 Register READ, Asynchronous Mode Followed by READ ARRAY Operation

![](_page_16_Figure_9.jpeg)

#### Note:

A[19:18] = 00b to read RCR, 10b to read BCR, and 01b to read DIDR.

![](_page_17_Picture_0.jpeg)

#### Figure 11 Register READ, Synchronous Mode Followed by READ ARRAY Operation

![](_page_17_Figure_4.jpeg)

#### Note

1. Non-default BCR settings for synchronous mode register READ followed by READ ARRAY operation: Latency code two (three clocks); WAIT active LOW; WAIT asserted during delay.

2. A[19:18] = 00b to read RCR, 10b to read BCR, and 01b to read DIDR.

3. CE# must remain LOW to complete a burst-of-one READ. WAIT must be monitored additional WAIT cycles caused by refresh collisions require a corresponding number of additional CE# LOW cycles.

### **10.2 Software Access**

Software access of the registers uses a sequence of asynchronous READ and asynchronous WRITE operations. The contents of the configuration registers can be modified and all registers can be read using the software sequence.

The configuration registers are loaded using a four-step sequence consisting of two asynchronous READ operations followed by two asynchronous WRITE operations. (See Figure 12.) The read sequence is virtually identical except that an asynchronous READ is performed during the fourth operation. (See Figure 13) The address used during all READ and WRITE operations is the highest address of the CellularRAM device being accessed (FFFFFFh for 256Mb, 7FFFFFh for 128Mb, 3FFFFF for 64Mb, 1FFFFF for 32Mb, FFFFF for 16Mb); the contents of this address are not changed by using this sequence.

The data value presented during the third operation (WRITE) in the sequence defines whether the BCR, RCR, or the DIDR is to be accessed. If the data is 0000h, the sequence will access the RCR; if the data is 0001h, the sequence will access the BCR; if the data is 0002h, the sequence will access the DIDR. During the fourth operation, DQ[15:0]

![](_page_18_Picture_0.jpeg)

transfer data in to or out of bits 15–0 of the registers.

The use of the software sequence does not affect the ability to perform the standard (CREcon- trolled) method of loading the configuration registers. However, the software nature of this access mechanism eliminates the need for CRE. If the software mechanism is used, CRE can simply be tied to VSS. The port line often used for CRE control purposes is no longer required.

![](_page_18_Figure_5.jpeg)

Figure 13 Read Configuration Register

![](_page_18_Figure_7.jpeg)

![](_page_19_Picture_0.jpeg)

### 10.3 Bus Configuration Register

The BCR defines how the CellularRAM device interacts with the system memory bus. Figure 14 describes the control bits in the BCR. At power-up, the BCR is set to 9D1Fh. The BCR is accessed with CRE HIGH and A[19:18] = 10b, or through the register access software sequence with DQ = 0001h on the third cycle.

![](_page_19_Figure_5.jpeg)

#### **Figure 14 Bus Configuration Register Definition**

#### Note

1. Burst wrap and length apply to both READ and WRITE operations.

2. Reserved bits must be set to zero. Reserved bits not set to zero will affect device functionality. Writing 1 to reserved bits may be blocked in some devices.

3. Reserved bit BCR[8] can be used for Sort Reject Information of all Cascadeteq products. Please contact Cascadeteq to discussed on it in detailed.

| BCR[8] | Normal  | Failed Die ID |
|--------|---------|---------------|
| 0      |         | Fail die      |
| 1      | Default | Pass die      |

![](_page_20_Picture_0.jpeg)

#### Burst Length (BCR[2:0]) Default = Continuous Burst

Burst lengths define the number of words the device outputs during burst READ and WRITE operations. The device supports a burst length of 4, 8, 16, or 32 words. The device can also be set in continuous burst mode where data is accessed sequentially up to the end of the row.

### Burst Wrap (BCR[3]) Default = No Wrap

The burst-wrap option determines if a 4-, 8-, 16-, or 32-word READ or WRITE burst wraps within the burst length, or steps through sequential addresses. If the wrap option is not enabled, the device accesses data from sequential addresses up to the end of the row.

| Burst Wrap |          | Starting Burst<br>Address Length |           | 8-Word<br>Burst Length | 16-Word<br>Burst Length                     | 32-Word<br>Burst Length | Continuous Burst-     |
|------------|----------|----------------------------------|-----------|------------------------|---------------------------------------------|-------------------------|-----------------------|
| BCR[3]     | Wrap     | (Decimal)                        | Linear    | Linear                 | Linear                                      | Linear                  | Linear                |
| -          | ы        | 0+1                              | 0-1-2-3-1 | 0-1-2-3-4-5-6-741      | 0-1-2-3-4-5-6-7-8-9-10-11-12-13-14-15+      | 0-1-229-30-31           | 0-1-2-3-4-5-6         |
| 2°<br>20   | H.       | 1+1                              | 1-2-3-0-  | 1-2-3-4-5-6-7-0-       | 1-2-3-4-5-6-7-8-9-10-11-12-13-14-15-04      | 1-2-330-31-04           | 1-2-3-4-5-6-7         |
|            | 4        | 24                               | 2-3-0-1   | 2-3-4-5-6-7-0-1        | 2-3-4-5-6-7-8-9-10-11-12-13-14-15-0-1       | 2-3-431-0-1             | 2-3-4-5-6-7-8+        |
| an).       |          | 3-2                              | 3-0-1-2-2 | 3-4-5-6-7-0-1-2-       | 3-4-5-6-7-8-9-10-11-12-13-14-15-0-1-24      | 3-4-50-1-2-4            | 3-4-5-6-7-8-94        |
| 10 A       | (i)      | 44                               | ei -      | 4-5-6-7-0-1-2-3-       | 4-5-6-7-8-9-10-11-12-13-14-15-0-1-2-3-      | 4-5-61-2-3-0            | 4-5-6-7-8-9-10=       |
| F          |          | 5,4                              | 0         | 5-6-7-0-1-2-3-4        | 5-6-7-8-9-10-11-12-13-14-15-0-1-2-3-4-4     | 5-6-72-3-44             | 5-6-7-8-9-10-11=      |
| 0          | Yes      | 6+4                              | á l       | 6-7-0-1-2-3-4-5        | 6-7-8-9-10-11-12-13-14-15-0-1-2-3-4-5       | 6-7-83-4-5-             | 6-7-8-9-10-11-12      |
|            |          | 7er                              | é         | 7-0-1-2-3-4-5-6        | 7-8-9-10-11-12-13-14-15-0-1-2-3-4-5-6-      | 7-8-94-5-6+1            | 7-8-9-10-11-12-13+    |
|            |          |                                  | e         | <u>ل</u> ا             | <u>م</u>                                    | <sup>p]</sup>           | in pi                 |
|            |          | <b>1</b> 4/4                     | <u>ن</u>  | e3                     | 14-15-0-1-2-3-4-5-6-7-8-9-10-11-12-13+      | 14-15-1611-12-13-1      | 14-15-16-17-18-19-20  |
|            |          | 15-0                             | 21        | e T                    | 15-0-1-2-3-4-5-6-7-8-9-10-11-12-13-14-4     | 15-16-1712-13-14-       | 15-16-17-18-19-20-21+ |
|            |          | med                              | é         | 2 ·                    | e                                           | <sup>14</sup>           | - Alexandre           |
|            |          | 30-1                             | è .       | ¢1                     | ø                                           | 30-31-027-28-29+        | 30-31-32-33-34        |
|            |          | 31-2                             | ø         | ų.                     | e                                           | 31-0-128-29-30          | 31-32-33-34-35        |
|            | -        | 0=                               | 0-1-2-3   | 0-1-2-3-4-5-6-7        | 0-1-2-3-4-5-6-7-8-9-10-11-12-13-14-15       | 0-1-229-30-31=          | 0-1-2-3-4-5-6+        |
| a.         | an .     | 14                               | 1-2-3-4-  | 1-2-3-4-5-6-7-8-2      | 1-2-3-4-5-6-7-8-9-10-11-12-13-14-15-16=     | 1-2-330-31-32=          | 1-2-3-4-5-6-7         |
|            | <u>e</u> | 2+4                              | 2-3-4-5-  | 2-3-4-5-6-7-8-9        | 2-3-4-5-6-7-8-9-10-11-12-13-14-15-16-17-4   | 2-3-431-32-33≓          | 2-3-4-5-6-7-8         |
| 0          | 40. I    | 347                              | 3-4-5-6-  | 3-4-5-6-7-8-9-10       | 3-4-5-6-7-8-9-10-11-12-13-14-15-16-17-18-   | 3-4-532-33-34-2         | 3-4-5-6-7-8-9         |
| -          | e)       | 4+*                              | é         | 4-5-6-7-8-9-10-11⊨     | 4-5-6-7-8-9-10-11-12-13-14-15-16-17-18-19-1 | 4-5-633-34-35⊨          | 4-5-6-7-8-9-10        |
| R 8. 1     | P        | 50                               | 9         | 5-6-7-8-9-10-11-12-    | 5-6-7-8-9-10-11-12-1315-16-17-18-19-20+     | 5-6-734-35-36-          | 5-6-7-8-9-10-11       |
| 10         | No       | 6**                              | 0         | 6-7-8-9-10-11-12-13=   | 6-7-8-9-10-11-12-13-1416-17-18-19-20-21=    | 6-7-835-36-37=          | 6-7-8-9-10-11-12      |
|            |          | 7+1                              | ē         | 7-8-9-10-11-12-13-14   | 7-8-9-10-11-12-13-1417-18-19-20-21-22-      | 7-8-936-37-38           | 7-8-9-10-11-12-13     |
|            |          | - <b>G</b>                       | ē         | £0                     |                                             |                         |                       |
|            |          | 14                               | e         | é.                     | 14-15-16-17-18-1923-24-25-26-27-28-29       | 14-15-1643-44-45        | 14-15-16-17-18-19-20  |
|            |          | 15                               | è         | <u>ل</u> ا             | 15-16-17-18-19-2024-25-26-27-28-29-30-4     | 15-16-1744-45-46+       | 15-16-17-18-19-20-21  |
|            |          |                                  | e         | é                      | e                                           | 4                       |                       |
|            |          | 30                               | ei -      | ¢1                     | <u>ت</u>                                    | 30-31-3259-60-61        | 30-31-32-33-34-35-36+ |
|            |          | 31-2                             | é .       | £2                     | e                                           | 31-32-3360-61-62+       | 31-32-33-34-35-36-37+ |

#### Table 4 Sequence and Burst Length

### Drive Strength (BCR[5:4]) Default = Outputs Use Half-Drive Strength

The output driver strength can be altered to full, one-half, or one-quarter strength to adjust for different data bus loading scenarios. The reduced-strength options are intended for stacked chip (Flash + CellularRAM) environments when there is a dedicated memory bus. The reduced-drive-strength option minimizes the noise generated on the data bus during READ operations. Full output drive strength should be selected when using a discrete CellularRAM device in a more heavily loaded data bus environment. Outputs are configured at half-drive strength during testing. See Table 5 for additional information.

![](_page_21_Picture_0.jpeg)

Table 5 Drive Strength

| BCR[5] | BCR[4]               | Drive Strength     | Impedance Typ ( \ | Use Recommendation                          |
|--------|----------------------|--------------------|-------------------|---------------------------------------------|
| 0      | 0∈7                  | Full               | 25-304            | CL = 30pF to 50pF ←                         |
| 0e*    | 14                   | 1/2<br>(default)∉" | 50⊭²              | CL = 15pF to 30pF<br>133 MHz at light load⇔ |
| 1년     | 0∈ <sup>2</sup>      | 1/4                | 100년              | CL = 15pF or lower                          |
| 10     | $1^{\epsilon^{\pm}}$ |                    | Reservede≞        | 1                                           |

WAIT Configuration (BCR[8]) Default = WAIT Transitions One Clock Before Data Valid/Invalid

The WAIT configuration bit is used to determine when WAIT transitions between the asserted and the de-asserted state with respect to valid data presented on the data bus. The memory controller will use the WAIT signal to coordinate data transfer during synchronous READ and WRITE opera- tions. When BCR[8] = 0, data will be valid or invalid on the clock edge immediately after WAIT transitions to the de-asserted or asserted state, respectively. When BCR[8] = 1, the WAIT signal transitions one clock period prior to the data bus going valid or invalid. See Figure 15

#### WAIT Polarity (BCR[10]) Default = WAIT Active HIGH

The WAIT polarity bit indicates whether an asserted WAIT output should be HIGH or LOW. This bit will determine whether the WAIT signal requires a pull-up or pull-down resistor to maintain the de-asserted state.

![](_page_21_Figure_9.jpeg)

Signals shown are for WAIT active LOW, no wrap.

### Latency Counter (BCR[13:11]) Default = Three Clock Latency

The latency counter bits determine how many clocks occur between the beginning of a READ or WRITE operation and the first data value transferred. For allowable latency codes, see Tables 6 and 7, respectively, and Figures 16 and 17, respectively

![](_page_22_Picture_0.jpeg)

#### Initial Access Latency (BRC[14]) Default = Variable

Variable initial access latency outputs data after the number of clocks set by the latency counter. However, WAIT must be monitored to detect delays caused by collisions with refresh operations.

Fixed initial access latency outputs the first data at a consistent time that allows for worstcase refresh collisions. The latency counter must be configured to match the initial latency and the clock frequency. It is not necessary to monitor WAIT with fixed initial latency. The burst begins after the number of clock cycles configured by the latency counter. (See Table 7 and Figure 17)

#### **Table 6 Variable Latency Configuration Codes**

|            | 4                          | 1      | Latency <sup>1</sup> | Max Input CLK Frequency (MHz) |                |            |
|------------|----------------------------|--------|----------------------|-------------------------------|----------------|------------|
| BCR[13:11] | Latency Configuration Code | Normal | Refresh Collision    | -78                           | -9-            | -12+-      |
| 010+3      | 2 (3 clocks)₽              | 20     | 4€¹                  | 66 (15ns)≓                    | 66 (15ns)≓     | 66 (15ns)≓ |
| 011-2      | 3 (4 clocks)—default≓      | 3↩1    | 6 <sup>(±)</sup>     | 109 (9.17ns)                  | 109 (9.17ns)≓  | 83 (12ns)  |
| 100⊖⊐      | 4 (5 clocks)년              | 4년     | 8e <sup>2</sup>      | 133 (7.5ns)≓                  | e1             |            |
| Others -   | Reserved                   |        | _ <del></del> ‡      | E                             | e <sup>1</sup> | <u> </u>   |

#### Note

1. Latency is the number of clock cycles from the initiation of a burst operation until data appears. Data is transferred on the next clock cycle.

2. When running maximum frequency at LC=3, under some extreme low-voltage operating conditions, latency without refresh may be 1 cycle more than indicated in this table. Wait and data are always synchronized, and function is guaranteed.

![](_page_22_Figure_11.jpeg)

#### Figure 16 Latency Counter (Variable Initial Latency, No Refresh Collision)

![](_page_23_Picture_0.jpeg)

64Mb ADMUX Pseudo-SRAM

|            |                       |                   | Max Input CLK Frequency (MHz) |              |             |  |  |
|------------|-----------------------|-------------------|-------------------------------|--------------|-------------|--|--|
| BCR[13:11] | Latency Configuration | Latency Count (N) | -7                            | -9           | -12         |  |  |
| 010        | 2 (3 clocks)          | 2                 | 33 (30ns)                     | 33 (30ns)    | 33 (30ns)   |  |  |
| 011        | 3 (4 clocks)—default  | 3                 | 52 (19.2ns)                   | 52 (19.2ns)  | 52 (19.2ns) |  |  |
| 100        | 4 (5 clocks)          | 4                 | 66 (15ns)                     | 66 (15ns)    | 66 (15ns)   |  |  |
| 101        | 5 (6 clocks)          | 5                 | 75 (13.3ns)                   | 75 (13.3ns)  | 75 (13.3ns) |  |  |
| 110        | 6 (7 clocks)          | 6                 | 109 (9.17ns)                  | 109 (9.17ns) | 83 (12ns)   |  |  |
| 000        | 8 (9 clocks)          | 8                 | 133 (7.5ns)                   | _            | _           |  |  |
| Others     | Reserved              | _                 | _                             | _            | _           |  |  |

#### Table 7 Fixed Latency Configuration Codes

![](_page_23_Figure_6.jpeg)

### Figure 17 Latency Counter (Fixed Latency)

### **Operating Mode (BCR[15]) Default = Asynchronous Operation**

The operating mode bit selects either synchronous burst operation or the default asynchronous mode of operation.

# **10.4 Refresh Configuration Register**

The refresh configuration register (RCR) defines how the CellularRAM device performs its trans- parent self-refresh. Altering the refresh parameters can dramatically reduce current consumption during standby mode. Figure 18 describes the control bits used in the RCR. At power-up, the RCR is set to 0000h.

The RCR is accessed with CRE HIGH and A[19:18] = 00b; or through the register access software sequence with DQ = 0000h on the third cycle. (See "Registers")

![](_page_24_Picture_0.jpeg)

![](_page_24_Figure_3.jpeg)

#### Notes:

1. Reserved bits must be set to zero except RCR[15] & RCR[12] below. Reserved bits not set to zero will affect device functionality. Writing 1 to reserved bits may be blocked in some devices.

2. Reserved bit RCR[15] can be used for Sort Reject Information, **ADMUX only**. Please contact Cascadeteq for this function in detailed.

| BCR [15] | Standard | Extended |
|----------|----------|----------|
| 0        | Reserved | Pass die |
| 1        | Reserved | Fail die |

#### Partial Array Refresh (RCR[2:0] Default = Full Array Refresh

The PAR bits restrict refresh operation to a portion of the total memory array. This feature allows the device to reduce standby current by refreshing only that part of the memory array required by the host system. The refresh options are full array, one-half array, one-quarter array, one-eighth array, or none of the array. The mapping of these partitions can start at either the beginning or the end of the address map. (See Table 8 and Table 9)

| RCR[2] | RCR[1] | RCR[0] | Active Section     | Address Space    | Size        | Density           |
|--------|--------|--------|--------------------|------------------|-------------|-------------------|
| 0+2    | 0+2    | 0+2    | Full die∉          | 000000h–3FFFFFh⊖ | 4 Meg x 16⊢ | 64Mb≓             |
| 0+2    | 0+3    | 10     | One-half of die⊖   | 000000h-1FFFFFh- | 2 Meg x 16₽ | 32Mb⊕             |
| 0+3    | 10     | 043    | One-quarter of die | 000000h-0FFFFFh  | 1 Meg x 16₽ | 16Mb-             |
| 0+2    | 10     | 10     | One-eighth of die≓ | 000000h-07FFFFh- | 512K x 16년  | 8Mb≓              |
| 141    | 0←1    | 0€¹    | None of die        | 0 <i>ല</i>       | 0 Meg x 16⇔ | 0Mb∈              |
| 1,-1   | 0,⊷1   | 14     | One-half of die≓   | 200000h–3FFFFFh∉ | 2 Meg x 16≓ | 32Mb=             |
| 1,-2   | 1-1    | 0∉1    | One-quarter of die | 300000h−3FFFFFh  | 1 Meg x 16∉ | 16Mb-             |
| 14     | 14     | 142    | One-eighth of die≓ | 380000h–3FFFFFh€ | 512K x 16∉  | 8Mb∉ <sup>⊥</sup> |

![](_page_25_Picture_0.jpeg)

# **10.5 Device Identification Register**

The DIDR provides information on the device manufacturer, CellularRAM generation, and the specific device configuration. Table 9 describes the bit fields in the DIDR. This register is read-only.

The DIDR is accessed with CRE HIGH and A[19:18] = 01b, or through the register access software sequence with A/DQ = 0002h on the third cycle

| Bit Field            | DIDR       | 15]-           | DIDR              | [14:11]            | DIDR                  | [10:8]-        | DIDR                 | [7:5]       | DIDR           | [4:0]          |
|----------------------|------------|----------------|-------------------|--------------------|-----------------------|----------------|----------------------|-------------|----------------|----------------|
| Field name           | Row les    | ngth≓          | Device            | version            | Device                | density↩       | CellularRAM          | generation  | Vendo          | or ID≓         |
| ¢1                   | Length     | Bit<br>Setting | Version-          | Bit<br>Setting     | Density <sup>∈1</sup> | Bit<br>Setting | Generation           | Bit Setting | Vendor         | Bit<br>Setting |
| Options <sup>⊥</sup> | 512 words≓ | 0b⇔            | 1st⊬⊐             | 0000be <sup></sup> | 64Mb⊧⊐                | 010be⊐         | CR 1.0 <sup>+1</sup> | 001b-       | AP⇔<br>Memory⇔ | 01101b≓        |
|                      | 256 words≓ | 1b=            | 2nd∉ <sup>⊥</sup> | 0001be             | 128Mb+3               | 011be1         | CR 1.5∉ <sup>3</sup> | 010b        | ¢7             | e)             |
|                      | ę.         | ¢7             | ч                 | ¢ <sup>1</sup>     | 32Mb≓                 | 001bel         | CR 2.0+1             | 011b-       | ¢7             | ę.             |
|                      | é          | ¢7             | <u>ب</u>          | e.                 | 256Mb+3               | 100bel         | ¢1                   | e -         | <u>ل</u> ے     | ė.             |
|                      | £          | ¢7             | e                 | e .                | 512Mb                 | 101b-1         | <u>ب</u>             | e -         | <u>ل</u>       | ę.             |
|                      | <u>ت</u>   | Ę.             | ¢,                | ę.                 | 16Mb+1                | 000bel         | 4                    | ę.          | Ę.             | <u>ب</u>       |
|                      | ę          | Ú.             | (J                | ¢1                 | (P                    | 2              | ¢1                   | ę           | <u>ت</u>       | e              |

| Table 9 | Device | Identification | Register | Mapping |
|---------|--------|----------------|----------|---------|
|         |        |                |          |         |

Note

The Row Length DIDR[15] of standard CR1.5 is zeo for 128 words and one for 256 words. However current Cascadeteq products are all 256 words only. In order to support the new product of row length =512 words Cascadeteq redefined the ZERO of this bit to 512 words in distinguish of existing products. Please contact Cascadeteq in detailed

Part Number Table for Row Length Specific

| Part Number     | DIDR [15] |
|-----------------|-----------|
| CSA6416SB-FI-A1 | Ob        |

# **11. Electrical Characteristics**

#### Table 10 Absolute Maximum Ratings

| Parameter                                                 | Rating               |    |
|-----------------------------------------------------------|----------------------|----|
| Voltage to any ball except VCC, VCCQ relative to Vss-     | -0.3V to VccQ = 0.3V |    |
| Voltage on VCC supply relative to Vss-                    | -0.2V to +2.45V-     | -  |
| Voltage on VCcQ supply relative to Vss-                   | 0.2V to +2.45V↔      |    |
| Storage temperature (plastic)                             | -55°C to +150°C-     | 13 |
| Operating temperature (case)<br>Wireless <sup>e4</sup>    |                      | _  |
| Soldering temperature and time=<br>10s (solder ball only) | +260°C/=             |    |

Stresses greater than those listed may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

![](_page_26_Picture_0.jpeg)

#### Table 11 Electrical Characteristics and Operating Conditions

### Temperature (–25°C < TC < +85°C)

| Description             | Conditions                         |                    | Symbol              | Min-                     | Max-              | Unit | Notes |   |
|-------------------------|------------------------------------|--------------------|---------------------|--------------------------|-------------------|------|-------|---|
| Supply voltage          | 2                                  | Vcc                | 2                   | 1,7+3                    | 1.95              | Vel  | e     |   |
| I/O supply voltage      | <del>4</del> 1                     | VccQ               | e''                 | 1.7+3                    | 1.95~             | Vel  | 0     |   |
| Input high voltage      | ¢1'                                | VIH                | é                   | VccQ - 0.4e <sup>2</sup> | VccQ + 0.2e1      | Ver  | 10    |   |
| Input low voltage       | 41'                                | VIL                | e                   | -0.20                    | 0.4               | Ver  | 2₽    |   |
| Output high voltage∈    | Іон = −0.2mA                       | VOH                | é)                  | 0.80 VccQ=               | e                 | Ver  | 3₽    |   |
| Output low voltage      | IOL = +0.2mA-                      | VOL                | el T                | ¢.                       | 0.20 VccQ         | Ve   | 3₽    |   |
| Input leakage current=  | VIN = 0 to VccQ₽                   | ILI                | é.                  | 4                        | 10                | μA⊢  | ¢7    |   |
| Output leakage current₽ | OE# = VIH or<br>chip disabled<br>d | ILO                | 11<br>1             | ¢3                       | 100               | μA⊭≊ | ¢5    |   |
| Operating Current       | Conditions."                       |                    | Symbol              | Тур                      | Max               | Unit | Notes |   |
| Asynchronous random     | VIN = VCCQ or 0V-                  | Icc1-              | -70+3               | 4                        | 25+ <sup>2</sup>  | mA≓  | 4,7₽  |   |
| READ/WRITE              | chip enabled,                      |                    | -85+3               |                          | 22₽               |      |       |   |
| Initial access,         | $IOUT = 0 e^{t}$                   | Icc2 <sup>43</sup> | 133 MHz-1           | 4                        | 40⊦⊒              | mA⊨i | 4,7∉∃ |   |
| burst READ/WRITE-       |                                    |                    | 109 MHz+-           |                          | 35⊷⊐              |      |       |   |
|                         |                                    |                    | 83 MHz+1            |                          | 30¢⊒              |      | ÷     |   |
| Continuous burst READ   |                                    | ICC3R-             | 133 MHz-            | ε2                       | 35⇔               | mA⊢  | 4,7⇔  |   |
|                         |                                    | 1.1                | 109 MHz+1           |                          | 30 <sup>43</sup>  |      |       |   |
|                         |                                    | 1.11               | 83 MHz+             |                          | 25⊢               |      | -     |   |
| Continuous burst WRITE≓ |                                    | ICC3W              | 133 MHz-            | Ą                        | 40 <sup>-2</sup>  | mA-  | 4,7   |   |
|                         |                                    |                    | 109 MHz=            |                          | 35 <del>+</del>   |      |       |   |
|                         | 100 AT 1 100                       | 1.00               | 83 MHz⊢             | 1.0                      | .30 <sup>µ2</sup> |      | 1     |   |
| Standby current         | VIN = VCCQ or 0V                   | ISB                | 256Mb 2-die device- | 50⊖                      | 500-              | μA≓  | 5,6-  |   |
|                         | CE# = VccQ <sup>⊥</sup>            | 1.0                | 128Mb Standard      | ę                        | 300₽              | e    | e     |   |
|                         |                                    | 1.1                | 64Mb Standard       | 47                       | 200-              | e    | é.    |   |
|                         |                                    |                    | 32Mb Stand          | 32Mb Standard            | ¢.                | 150  | e     | è |
|                         |                                    |                    | 32Mb Reduced        | ę                        | 120⊭              | e    | é.    |   |
|                         |                                    |                    | 16Mb Standard       | ę.                       | 120               | 4    | é     |   |
|                         | 1.1                                |                    | 16Mb Reduced        | e -                      | 100-              | 1    | E.    |   |

#### Note

1. Input signals may overshoot to VccQ + 1.0V for periods less than 2ns during transitions.

2. Input signals may undershoot to Vss – 1.0V for periods less than 2ns during transitions

3. BCR[5:4] = 01b (default setting of one-half drive strength).

4. This parameter is specified with the outputs disabled to avoid external loading effects.

The user must add the current required to drive output capacitance expected in the actual system.

5. ISB (max) values measured with PAR set to FULL ARRAY and at +85°C. In order to achieve low standby current, all inputs must be driven to either VccQ or Vss. IsB might be slightly higher for up to 500ms after power-up, or when entering standby mode.

6. ISB (typ) is the average ISB at 25°C and Vcc = VccQ = 1.8V. This parameter is verified during characterization and is not 100% tested.

7. For 256M 2-die device Icc spec is 10mA above the single-die spec values shown in this table.

![](_page_27_Picture_0.jpeg)

Figure 19 Typical Refresh Current vs. Temperature (ITCR)

![](_page_27_Figure_4.jpeg)

#### Note

These Isb vs PAR curves are for illustration only. The actual Isb reduction in PAR may deviate from this Figure.

| Table 12 | Maximum Isb s | pecifications | under PAR | settings |
|----------|---------------|---------------|-----------|----------|
|----------|---------------|---------------|-----------|----------|

| Density | Isb (Max) Full | Isb (Max) 1/2 | Isb (Max) 1/4 | lsb (Max) 1/8 | lsb (Max) None |
|---------|----------------|---------------|---------------|---------------|----------------|
|         | Array (μA)     | Array (μΑ)    | Array (μA)    | Array (μΑ)    | of Array (μA)  |
| 64Mb    | 200            | 170           | 150           | 140           | 130            |

#### Table 13 Capacitance

| Description                   | Conditions                                 | Symbol | Min | Max | Units | Notes |
|-------------------------------|--------------------------------------------|--------|-----|-----|-------|-------|
| Input Capacitance             | $T_{C} = +25^{\circ}C; f = 1 \text{ MHz};$ | CIN    | 2.0 | 6   | pF    | 1     |
| Input/Output Capacitance (DQ) | $V_{IN} = 0V$                              | Сю     | 3.5 | 6   | pF    | 1     |

#### Note

These parameters are verified in device characterization and are not 100% tested

![](_page_27_Figure_13.jpeg)

1. AC test inputs are driven at VCCQ for a logic 1 and VSSQ for a logic 0. Input rise and fall times (10% to 90%) <1.6ns.

2. Input timing begins at VCCQ /2.

3. Output timing ends at VCCQ /2.

![](_page_28_Picture_0.jpeg)

#### Figure 21 AC Output Load Circuit

![](_page_28_Figure_4.jpeg)

Note

All tests are performed with the outputs configured for default setting of half drive strength (BCR[5:4] = 01b).

# **12. Timing Requirements**

#### Table 14 Asynchronous READ Cycle Timing Requirements

All tests performed with outputs configured for default setting of half drive strength, (BCR[5:4] = 01b).

| 2                                          | en                             | -     | -7/9 | -    | -12- | 2    | t.      |   |
|--------------------------------------------|--------------------------------|-------|------|------|------|------|---------|---|
| Parameter                                  | Symbol                         | Min   | Max  | Min  | Max  | Unit | Notes - |   |
| Address access time                        | tAA                            | - (L) | 70≓  | ¢7'  | 70+2 | ns≓  | ei -    | f |
| ADV# access time≓                          | tAADV₽                         | 0     | 70⊖  | ¢1'  | 70≓  | ns₽  | Ę.      | < |
| Address hold from ADV# HIGH                | <sup>t</sup> AVH≓              | 2€    | ¢1   | 2₽   | Ę٦ ( | ns≓  | Ę.      | < |
| Address setup to ADV# HIGH-                | tAVS∈                          | 5€    | ¢7   | 5€   | e.   | ns₽  | e .     | < |
| LB#/UB# access time≓                       | ¹BA←                           | R     | 70⊖  | ¢1'  | 70∉  | ns₽  | e .     | < |
| LB#/UB# disable to DQ High-Z Output₽       | tBHZ⊖                          | e.    | 7€   | 41 · | 7₽   | ns₽  | 10      |   |
| OE# LOW to WAIT valid                      | <sup>t</sup> OEW <sup>2</sup>  | 162   | 7.5€ | 10   | 7.5  | ns∈⊐ | é.      | ł |
| Chip select access time∉                   | <sup>‡</sup> CO <sup>⊥</sup>   | e     | 70∈⊐ | e?   | 70⇔  | ns≓  | è       | 4 |
| CE# LOW to ADV# HIGH                       | <sup>t</sup> CVS∈ <sup>2</sup> | 7€1   | ¢1   | 7-2  | é)   | ns≓  | r,      | 1 |
| Chip disable to DQ and WAIT High-Z output- | ⁺HZ∉≞                          | e     | 7€1  | ø    | 70   | ns≓  | 10      | ł |
| Output enable to valid output              | ⁺OE∉≞                          | e -   | 20€  | e    | 20⇔  | ns≓  | é.      | ł |
| Output disable to DQ High-Z output         | <sup>t</sup> OHZ <sup></sup>   | é.    | 7€1  | ę    | 7⊖   | ns⇔  | 10      |   |
| Output enable to Low-Z output=             | <sup>t</sup> OLZ <sup>_1</sup> | 3€2   | <-1  | 3⊖   | ¢.   | ns⇔  | 2€      | 4 |
| ADV# pulse width LOW₽                      | tVP⊨                           |       | <1   | 5+3  | (J   | ns⇔  | ¢7      | 1 |

Note

1. Low-Z to High-Z timings are tested with the circuit shown in Figure 21. The High-Z timings measure a 100mV transition from either VOH or VOL toward VCCQ/2.

2. High-Z to Low-Z timings are tested with the circuit shown in Figure 21. The Low-Z timings measure a 100mV transition away from the High-Z (VCCQ /2) level toward either VOH or VOL.

![](_page_29_Picture_0.jpeg)

### Table 15 Burst READ Cycle Timing Requirements

All tests performed with outputs configured for default setting of half drive strength, (BCR[5:4] = 01b).

|                                                             | 44                              | 4                  | 7                       | 2                  | 9         | -1                  | 2-              | P=   | Y-         |  |
|-------------------------------------------------------------|---------------------------------|--------------------|-------------------------|--------------------|-----------|---------------------|-----------------|------|------------|--|
| Parameter                                                   | Symbol                          | Min                | fin Max                 | Min                | Max       | Min                 | Max             | Unit | Notes      |  |
| Address access time (fixed latency)⊖                        | tAA+2                           | ¢1                 | 70⇔                     | ē.                 | 70≓       | 2                   | 70⊖             | ns⇔  | e.         |  |
| ADV# access time (fixed latency)₽                           | tAADV+                          | e                  | 70€                     | e                  | 70⇔       | 63                  | 70⊝             | nse  | e          |  |
| Burst to READ access time (variable latency)                | <sup>t</sup> ABA+2              | e                  | 35.5+                   | e                  | 34.5      | £1                  | 45⊕             | ns⇔  | e.         |  |
| CLK to output delay□                                        | tACLK+                          | 2                  | 5.5                     | e                  | 7€        | 61                  | 9+7             | ns€  | e          |  |
| Address hold from ADV# HIGH (fixed latency)↔                | <sup>t</sup> AVH∉               | 2∉                 | ¢,                      | 2↩□                | ¢J.       | 20                  | ¢1              | ns₽  | e .        |  |
| Burst OE# LOW to output delay                               | <sup>t</sup> BOE+1              | ą.                 | 200                     | ų.                 | 204       | Ę٦ -                | 20              | ns⇔  | Ę.         |  |
| CE# HIGH between subsequent burst or mixed-mode operations⊨ | <sup>t</sup> CBPH <sup>_2</sup> | max(15n<br>,2ntCLK | s €3<br>)               | max(15n<br>,2ntCLK | s.⊖<br>)* | max(15n<br>,2ntCLK) | s∉1<br>)4       | Ð    | 162        |  |
| Maximum CE# pulse width for 128Mb and lower                 | tCEM                            | 2                  | 40                      | e                  | 40        | ¢7                  | 442             | µs⇔  | 10         |  |
| Maximum CE# pulse width for 256Mb 1-die device              | <sup>t</sup> CEM <sup>2</sup>   | P                  | 2∉≭                     | 4                  | 20        | e I                 | 2∉⊐             | µs⇔  | 1,4        |  |
| Maximum CE# pulse width for 256Mb 2-die device-             | <sup>t</sup> CEM-               | Ø                  | <b>4</b> e <sup>2</sup> | £                  | 4⇔ੋ       | e                   | 4e <sup>2</sup> | µsè⊐ | 1,440      |  |
| CE# LOW to WAIT valid∉                                      | <sup>t</sup> CEW∈               | 10                 | 7.5                     | 140                | 7.5₽      | 1/2                 | 7.5~            | ns⇔  | ت <u>م</u> |  |
| CLK period⇔                                                 | <sup>t</sup> CLK                | 7.5₩               | 4                       | 9.17-              | (J        | 12.⇔                | ¢7              | ns   | ¢.         |  |
| Chip select access time (fixed latency)₽                    | <sup>t</sup> CO⊷                | e                  | 70€                     | e                  | 70        | £7                  | 70€             | ns⊄  | e.         |  |
| CE# setup time to active CLK edge@                          | <sup>t</sup> CSP⊭ <sup>2</sup>  | 2.5+2              | ę                       | 347                | ¢         | 4⇔                  | ¢7              | ns≓  | e.         |  |
| Hold time from active CLK edge <sup>™</sup>                 | tHD+2                           | 1.5                | A                       | 2 <sup>el</sup>    | 67        | 2                   | e)              | ns   | ę.         |  |
| Chip disable to DQ and WAIT High-Z output                   | <sup>t</sup> HZe <sup>⊥</sup>   | 9                  | 7€3                     | é .                | 7₫        | ĘI                  | 7∉              | ns₽  | 20         |  |
| CLK rise or fall time                                       | <sup>t</sup> KHKL <sup>e</sup>  | e                  | 1.2+1                   | e                  | 1.6       | £1                  | 1.841           | ns≓  | e .        |  |
| CLK to WAIT valid                                           | <sup>t</sup> KHTL <sup>42</sup> | 2                  | 5.5                     | e                  | 70        | تع                  | 9-3             | ns€  | 0          |  |
| Output HOLD from CLK₽                                       | <sup>t</sup> KOH=               | 20                 | 0                       | 2∉≞                | 0         | $2 \in$             | £3              | ns   | ę.         |  |
| CLK HIGH or LOW time₽                                       | <sup>t</sup> KP⇔                | 30                 | e.                      | 3€                 | ξĬ.       | 40                  | e.              | ns⇔  | Ę.         |  |
| Output disable to DQ High-Z output                          | <sup>t</sup> OHZ <sup>_2</sup>  | Ð                  | 7€-                     | ą                  | 7∉        | ĘĪ                  | 7∉1             | ns⇔  | 24         |  |
| Output enable to Low-Z output                               | <sup>t</sup> OLZ <sup>2</sup>   | 34                 | e.                      | 3₩                 | (÷        | .3⊖                 | €7.             | ns   | 34         |  |
| Setup time to active CLK edge∉                              | tSP←                            | 20                 | é1                      | 347                | ¢.        | 30                  | é1              | ns⊄  | e          |  |
| ADV# pulse width LOW                                        | tVP⇔                            | 50                 | e.                      | 5+7                | (F)       | 50                  | e.              | ns⊨⊐ | e          |  |

#### Note

1. A refresh opportunity must be provided every tCEM. A refresh opportunity is satisfied by both of the following two conditions for CE# HIGH: a) more than or equal to 2 CLK periods, and b) longer than 15ns.

2. Low-Z to High-Z timings are tested with the circuit shown in Figure 21. The High-Z timings measure a 100mV transition from either VOH or VOL toward VCCQ /2.

3. High-Z to Low-Z timings are tested with the circuit shown in Figure 21. The Low-Z timings measure a 100mV transition away from the High-Z (VCCQ /2) level toward either VOH or VOL.

4. tCEM of 2us applies to 256M single-die device. For a 256M device formed by 2-die stack of 128M devices, tCEM is 4us.

![](_page_30_Picture_0.jpeg)

#### 64Mb ADMUX Pseudo-SRAM

| Table 16 Asynchronous WRITE Cycle Timing Require | ements |
|--------------------------------------------------|--------|
|--------------------------------------------------|--------|

|                                               | Symbol                          | -    | 7/9  | -12+- |      | e.   | 1          |
|-----------------------------------------------|---------------------------------|------|------|-------|------|------|------------|
| Parameter                                     |                                 | Min  | Max  | Min   | Max  | Unit | Notes      |
| Address and ADV# LOW setup time               | tAS←                            | 0⇔   | Ş    | 0←    | ¢7   | ns⊭∃ | تې         |
| Address HOLD from ADV# going HIGH             | <sup>t</sup> AVH€               | 2€   | e.   | 240   | ¢2   | ns≓  | (c)        |
| Address setup to ADV# going HIGH₽             | tAVS€                           | 50   | a    | 50    | 63   | ns⇔  | 63         |
| Address valid to end of WRITE                 | <sup>t</sup> AW€ <sup>2</sup>   | 70   | e    | 70€   | ¢.   | ns≒⊐ | ¢)         |
| LB#/UB# select to end of WRITE                | tBWe⊐                           | 70년  | Ð    | 70⇔   | (c)  | ns∉∃ | تع         |
| CE# LOW to WAIT valid€                        | <sup>t</sup> CEW∉ <sup>⊥</sup>  | 140  | 7.5₽ | 1(2)  | 7.5P | ns∉⊐ | Ę          |
| CE# HIGH between subsequent async operations€ | <sup>t</sup> CPH <sup>i,2</sup> | 50   | ę    | 50    | 63   | ns≓⊥ | <u>ل</u> ع |
| CE# LOW to ADV# HIGH₽                         | <sup>t</sup> CVS⊭ <sup>2</sup>  | 762  | e    | 762   | P    | ns∉⊐ | e.         |
| Chip enable to end of WRITE€                  | tCW₽                            | 70+2 | ¢.   | 70+-  | 63   | ns≑⊺ | (c)        |
| Data HOLD from WRITE time                     | tDH+2                           | 0~ ~ | 2    | 047   | é.   | ns⇔  | é.         |
| Data WRITE setup time                         | <sup>t</sup> DW-                | 200  | ą    | 20    | Ę    | ns⊭⊐ | رتا        |
| Chip disable to WAIT High-Z output            | tHZ←                            | e .  | 74   | e     | 7+2  | ns≓  | 1+2        |
| ADV# pulse width                              | tVP*2                           | 50   | 0    | 50    | 62   | ns≓  | 47         |
| ADV# setup to end of WRITE                    | <sup>t</sup> VS+ <sup>2</sup>   | 700  | e    | 70    | 43   | ns+I | <u>ب</u>   |
| WRITE to DQ High-Z output                     | tWHZ-                           | (J)  | 7⇔   | (J    | 7≓   | ns∉∃ | 10         |
| WRITE pulse widther                           | <sup>t</sup> WP                 | 45년  | e.   | 45년   | ¢J.  | ns⇔⊐ | 20         |
| WRITE recovery time⇔                          | <sup>t</sup> WR                 | 0~   | Q    | 0     | ¢J   | ns≓⊺ | é)         |

#### Note

1. Low-Z to High-Z timings are tested with the circuit shown in Figure 21. The High-Z timings measure a 100mV transition from either VOH or VOL toward VccQ/2.

2. WE# LOW time must be limited to tCEM.

|                                                            | -7                |     | -9    |      | -12   |      |      |      |       |
|------------------------------------------------------------|-------------------|-----|-------|------|-------|------|------|------|-------|
| Parameter                                                  | Symbol            | Min | Max   | Min  | Max   | Min  | Max  | Unit | Notes |
| Address and ADV# LOW setup time                            | <sup>t</sup> AS   | 0   |       | 0    |       | 0    |      | ns   | 1     |
| Address HOLD from ADV# HIGH (fixed latency)                | <sup>t</sup> AVH  | 2   |       | 2    |       | 2    |      | ns   |       |
| CE# HIGH between subsequent burst or mixed-mode operations | <sup>t</sup> CBPH | 5   |       | 5    |       | 6    | 1.54 | ns   | 2     |
| Maximum CE# pulse width for 128Mb and below                | <sup>t</sup> CEM  |     | 4     |      | 4     |      | 4    | μs   | 2     |
| Maximum CE# pulse width for 256Mb 1-die device             | <sup>t</sup> CEM  |     | 2     |      | 2     |      | 2    | μs   | 2,4   |
| Maximum CE# pulse width for 256Mb 2-die device             | <sup>t</sup> CEM  |     | 4     |      | 4     |      | 4    | μs   | 2,4   |
| CE# LOW to WAIT valid                                      | <sup>t</sup> CEW  | 1   | 7.5   | 1    | 7.5   | 1    | 7.5  | ns   |       |
| Clock period                                               | <sup>t</sup> CLK  | 7.5 |       | 9.17 | 1     | 12   | 1    | ns   |       |
| CE# setup to CLK active edge                               | <sup>t</sup> CSP  | 2.5 |       | 3    |       | 4    | 1    | ns   |       |
| Hold time from active CLK edge                             | <sup>t</sup> HD   | 1.5 |       | 2    | 1     | 2    |      | ns   |       |
| Chip disable to WAIT High-Z output                         | <sup>t</sup> HZ   |     | 7     |      | 7     | ~    | 7    | ns   | 3     |
| CLK rise or fall time                                      | <sup>t</sup> KHKL |     | 1.2   |      | 1.6   | 20   | 1.8  | ns   |       |
| Clock to WAIT valid                                        | <sup>t</sup> KHTL | 1   | 5.5   | 1    | 7     | 1.00 | 9    | ns   |       |
| CLK HIGH or LOW time                                       | <sup>t</sup> KP   | 3   | 10 10 | 3    | 1000  | 4    |      | ns   |       |
| Setup time to activate CLK edge                            | <sup>t</sup> SP   | 2   | -     | 3    | 11 11 | 3    | 1    | ns   |       |
| ADV# pulse width LOW                                       | <sup>t</sup> VP   | 5   | 1     | 5    | 1     | 5    |      | ns   |       |

#### Table 17 Burst WRITE Cycle Timing Requirements

#### Note

1. tAS required if tCSP > 20ns.

2. A refresh opportunity must be provided every tCEM. A refresh opportunity is satisfied by either of the following two conditions: a) clocked CE# HIGH, or b) CE# HIGH for longer than 15ns.

3. Low-Z to High-Z timings are tested with the circuit shown in Figure 21.

The High-Z timings measure a 100mV transition from either VOH or VOL toward VCCQ/2.

4. tCEM of 2us applies to 256M single-die device. For a 256M device formed by 2-die stack of 128M devices, tCEM is 4us.

![](_page_31_Picture_0.jpeg)

# **13. Timing Diagrams**

![](_page_31_Figure_4.jpeg)

![](_page_32_Picture_0.jpeg)

![](_page_32_Figure_3.jpeg)

Note:

Non-default BCR settings: Latency code 2 (3 clocks); WAIT active LOW; WAIT asserted during delay.

![](_page_33_Figure_0.jpeg)

![](_page_33_Figure_3.jpeg)

#### Note

1. Non-default BCR settings: Latency code two (three clocks); WAIT active LOW; WAIT asserted during delay.

2. WAIT will remain de-asserted if CE# remains LOW past the end of the defined burst length.

34

3. A/DQ[15:0] will output undefined data if CE# remains LOW past the end of the defined burst length.

![](_page_34_Picture_0.jpeg)

![](_page_34_Figure_3.jpeg)

#### Note

Non-default BCR settings: Fixed latency; latency code 4 (5 clocks); WAIT active LOW; WAIT asserted during delay.

35

![](_page_35_Picture_0.jpeg)

![](_page_35_Figure_3.jpeg)

4-Word Burst READ Operation—Fixed Latency

![](_page_35_Figure_5.jpeg)

#### Note

1. Non-default BCR settings: Fixed latency; latency code two (three clocks); WAIT active LOW; WAIT asserted during delay.

2. WAIT will remain de-asserted if CE# remains LOW past the end of the defined burst length.

3. A/DQ[15:0] will output undefined data if CE# remains LOW past the end of the defined burst length.

![](_page_36_Picture_0.jpeg)

![](_page_36_Figure_3.jpeg)

#### Note

1. Non-default BCR settings for burst READ at end of row: fixed or variable latency; WAIT active LOW; WAIT asserted during delay.

2. For burst READs, CE# must go HIGH before the second CLK after the WAIT period begins (before the second CLK after WAIT asserts with BCR[8] = 0, or before the third CLK after WAIT asserts with BCR[8] = 1).

![](_page_37_Picture_0.jpeg)

#### CSA6416SB-FI-A1 **Cascadeteq Inc** 64Mb ADMUX Pseudo-SRAM Burst Read Row Boundary Crossing Figure 29 ViH CLK ViL **CLK** VOH A[max:16] Vol ViH ADV# ViL VIH LB#/UB# VIL ViH CE# Vi Vie OE# Vic VIH WE# ViL VOH WAIT NOTE 2 VOL Vo VALID VALID VALID A/DQ[15:0] VALID Vo End of Row Start of New Row DON'T CARE

#### Note

1. Non-default BCR setting for burst READ at end of row: fixed or variable latency; WAIT active LOW; WAIT asserted 1 cycle advanced.

2. WAIT will be asserted for LC+2 cycles for variable latency, and LC+1 cycles for fixed latency.

![](_page_38_Picture_0.jpeg)

# Figure 30 Asynchronous WRITE

![](_page_38_Figure_4.jpeg)

![](_page_39_Picture_0.jpeg)

![](_page_39_Figure_3.jpeg)

Burst WRITE Operation—Variable Latency Mode

![](_page_39_Figure_5.jpeg)

#### Note

Non-default BCR settings for burst WRITE operation in variable latency mode: Latency code two (three clocks); WAIT active LOW; WAIT asserted during delay; burst length four; burst wrap enabled.
 WAIT asserts for LC cycles for both fixed and variable latency. LC = Latency Code (BCR[13:11]).

3. tAS required if tCSP > 20ns.

4. CE# must go HIGH before any clock edge following the last word of a defined-length burst.

![](_page_40_Picture_0.jpeg)

![](_page_40_Figure_3.jpeg)

#### Note

Non-default BCR settings for burst WRITE operation in fixed latency mode: Fixed latency; latency code two (three clocks); WAIT active LOW; WAIT asserted during delay; burst length four; burst wrap enabled.
 WAIT asserts for LC cycles for both fixed and variable latency. LC = Latency Code (BCR[13:11]).
 tAS required if tCSP > 20ns.

4. CE# must go HIGH before any clock edge following the last word of a defined-length burst.

![](_page_41_Picture_0.jpeg)

![](_page_41_Figure_3.jpeg)

#### Note

1. Non-default BCR settings for burst WRITE at end of row: fixed or variable latency; WAIT active LOW; WAIT asserted in the same cycle as data (dotted line indicating 1 cycle ahead).

2. For burst WRITE, to ensure successful write of last data word, CE# rising edge must meet tHD. Similarly, to block write of the next data word, CE# rising edge must meet tCSP.

![](_page_42_Picture_0.jpeg)

![](_page_42_Figure_3.jpeg)

#### Note

1. Non-default BCR setting for burst READ at end of row: fixed or variable latency; WAIT active LOW; WAIT asserted 1 cycle advanced.

2. WAIT will be asserted for LC+1 cycles for both variable and fixed latency.

![](_page_42_Figure_7.jpeg)

#### Note

1. Non-default BCR settings for burst WRITE followed by burst READ: Fixed or variable latency; latency code two (three clocks); WAIT active LOW; WAIT asserted during delay.

2. A refresh opportunity must be provided every tCEM. A refresh opportunity is satisfied by either of the following two conditions: a) clocked CE# HIGH, or b) CE# HIGH for longer than 15ns.

![](_page_43_Picture_0.jpeg)

![](_page_43_Figure_3.jpeg)

#### Note

1. Non-default BCR settings for asynchronous WRITE followed by burst READ: Fixed or variable latency; latency code two (three clocks); WAIT active LOW; WAIT asserted during delay.

2. When transitioning between asynchronous and variable-latency burst operations, CE# must go HIGH. CE# can stay LOW when transitioning to fixed-latency burst READs. A refresh opportunity must be provided every tCEM. A refresh opportunity is satisfied by either of the following two conditions: a) clocked CE# HIGH, or b) CE# HIGH for longer than 15ns.

![](_page_44_Picture_0.jpeg)

![](_page_44_Figure_3.jpeg)

Burst READ Followed by Asynchronous WRITE

![](_page_44_Figure_5.jpeg)

#### Note

Non-default BCR settings for burst READ followed by asynchronous WE#-controlled WRITE: Fixed or variable latency; latency code two (three clocks); WAIT active LOW; WAIT asserted during delay.
 When transitioning between asynchronous and variable-latency burst operations, CE# must go HIGH. CE# can stay LOW when transitioning from fixed-latency burst READs; asynchronous operation begins at the falling edge of ADV#. A refresh opportunity must be provided every tCEM. A refresh opportunity is satisfied by either of the following two conditions: a) clocked CE# HIGH, or b) CE# HIGH for longer than 15ns.

![](_page_45_Picture_0.jpeg)

### CSA6416SB-FI-A1 64Mb ADMUX Pseudo-SRAM

# 14. Revision History

| Vision | Who          | Date        | Description             |
|--------|--------------|-------------|-------------------------|
| 1      | William CHEN | Nov 16 2022 | Initial branded release |