

## 256Mbit DDR Octal-SPI Pseudo-SRAM Data Sheet

# CSS25608S

Version: 1



### Table of Contents

|     | Table of contents                                      | 2  |
|-----|--------------------------------------------------------|----|
| 1.  | Feature and Specification                              | 3  |
| 2.  | Description                                            | 4  |
| 3.  | Package Information                                    | 4  |
|     | 3.1 Package Outline Drawing                            | 5  |
| 4.  | Ordering Information                                   | 5  |
|     | 4.1 Part Number                                        | 5  |
| 5.  | Package Ball Signal Table                              | 6  |
| 6.  | Block Diagram                                          | 6  |
| 7.  | Powerup Initialization                                 | 7  |
|     | 7.1 Power-Up Initialization Method 1 (via. RESET# pin) | 7  |
|     | 7.2 Power-Up Initialization (via. Global Reset)        | 8  |
| 8.  | Interface Description                                  | 8  |
|     | 8.1 Address Space                                      | 8  |
|     | 8.2 Burst Type and Length                              | 8  |
|     | 8.3 Command/Address Latching                           | 9  |
|     | 8.4 Command Truth Table                                | 9  |
|     | 8.5 Read Operation                                     | 9  |
|     | 8.6 Write Operation                                    | 11 |
|     | 8.7 Control Register                                   | 12 |
|     | 8.8 Halfsleep <sup>™</sup> Mode                        | 18 |
|     | 8.9 Deep Power Down Mode                               | 19 |
| 9.  | Electrical Specifications                              | 20 |
|     | 9.1 Absolute Maximum Ratings                           | 20 |
|     | 9.2 Pin Capacitance                                    | 20 |
|     | 9.3 Decoupling Capacitor Requirement                   | 20 |
|     | 9.4 Operation Conditions                               | 21 |
|     | 9.5 DC Characteristics                                 | 22 |
|     | 9.6 ISB Partial Array Refresh Current                  | 23 |
|     | 9.7 AC Characteristics                                 | 24 |
| 10. | . Revision History                                     | 25 |



The CSS25608S is general part number of 256Mb DDR Octal-SPI Pseudo-SRAM product family. The package type and detailed part number refers to 3. Package Information, 4 Ordering Information and 4.1 Part Number.

#### 1. Feature and Specification

Single Supply Voltage:

 $V_{DD}$  =1.62 to 1.98V

V<sub>DDQ</sub> =1.62 to 1.98V

Interface: Octal SPI with DDR mode, two bytes transfers per one clock cycle **Performance**: Clock rate up to 200MHz, (400MBps read/write throughput)

Organization: 256Mb, 32M x 8bits with 2048 bytes per page

Column address: AY0 to AY10

Row address: AX0 to AX13

Refresh: Self-managed

#### **Operating temperature range**

Tc = -40°C to +85°C (standard range)

Tc = -40°C to +105°C (extended range)

#### Typical mean Room Standby Current:

40µA @ 25°C (Halfsleep<sup>™</sup> Mode with data retained)

#### Maximum Standby Current:

1100µA @ 105°C

680μA @ 85°C

#### Low Power Features:

Partial Array Self-Refresh (PASR)

Auto Temperature Compensated Self- Refresh (ATCSR) self-managed by a built-in temperature sensor

Ultra Low Power Halfsleep<sup>™</sup> mode with data retention.

#### Software reset

#### Reset pin available

Output driver LVCMOS with programmable drive strength

Data mask (DM) for write operation

Data strobe (DQS) for high speed read operation

Write burst length, maximum 2048 Byte, minimum 2 Byte.

Wrap & hybrid burst in 16/32/64/2K lengths.

Linear Burst Command

Row Boundary Crossing (RBX) read operations enabled via Mode Register



#### 2. Description

The feature of the CSS25608SB is a high speed, low pin count interface. It operates in OPI (Octal peripheral interface) mode with Double Data Rate (DDR) under frequencies up to 200Mhz. It is most suitable for low-power and low-cost applications like oT devices. It incorporates a seamless self-managed refresh mechanism.

#### 3. Package Information

The CSS25608SB is available in standard package 24b mini-FBGA 6 x 8 x 1.2mm, ball pitch 1.0mm, ball size 0.4mm.



Ball Assignment of 24b mini-FBGA (6x8x1.2mm)(P1.0)(B0.4)

Note:

1. RFU: Reserved for future use, which is reserved for 2nd CE#.

2. NC: No Connection internally.



#### 3.1 Package Outline Drawing



#### 4.1 Part Number:

#### Table 1 Part Number Description

| Part Number   | Density | Temperature | Note     |
|---------------|---------|-------------|----------|
| CSS25608SB-NI | 256Mb   | -40~85C     | 24b FBGA |
| CSS25608SB-NJ | 256Mb   | -40~105C    | 24b FBGA |
| CSS25608SQ-NI | 256Mb   | -40~85C     | QFN      |
| CSS25608SQ-NJ | 256Mb   | -40~105C    | QFN      |



**Signals Table** 

#### 5. Package Ball Signal Table

All signal are listed at Table 2

| Symbol          | Tuno          | Description                                                                                                                             | Comments                                         |
|-----------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|
| V <sub>DD</sub> | Type<br>Power | Core & IO supply 1.8V                                                                                                                   | $V_{DDQ}$ short to $V_{DD}$ internally.          |
| V <sub>SS</sub> | Ground        | Core& IO supply ground                                                                                                                  |                                                  |
| A/DQ[7:0]       | 10            | Address/Data bus [7:0]                                                                                                                  |                                                  |
| DQS/DM          | 10            | DQ strobe clock for DQ[7:0] during all reads, Data mask for DQ[7:0] during memory writes. DM is active high. DM=1 means "do not write". |                                                  |
| CE#             | Input         | Chip select, active low. When CE#=1, chip is in standby state.                                                                          |                                                  |
| CLK             | Input         | Input clock                                                                                                                             |                                                  |
| RESET#          | Input         | Reset signal, active low. Optional, as the pad is internally tied to a weak pull-up and can be left floating.                           | May not be<br>available for all<br>package types |

Table 2

#### 6. Block Diagram





#### 7. Powerup Initialization

Octal DDR products include an on-chip voltage sensor used to start the self-initialization process. VDD and VDDQ must be applied simultaneously. When they reach a stable level at or above minimum VDD, the device is in Phase 1 and it requires 150µs to complete its self-initialization process. System host can then proceed to Phase 2 of the initialization described in section 7.1.

During Phase 1 CE# should remain HIGH (track VDD within 200mV); CLK should remain LOW.

After Phase 2 is complete the device is ready for operation, however Halfsleep<sup>™</sup> entry and Deep Power Down (DPD) entry are not available until Halfsleep<sup>™</sup> Power Up (tHSPU) or DPD Power Up (tDPDp) durations are observed.

#### 7.1 Power-Up Initialization Method 1 (via. RESET# pin)

The RESET# pin can be used to initialize the device during Phase 2 as follows:



#### Figure 1 Power-Up Initialization Method 1 RESET#

The RESET# pin can also be used when CE#=high at any time after the device is initialized to reset all register contents. Memory content is not guaranteed. Timing requirements for RESET# usage are shown below.







#### 7.2 Power-Up Initialization Method 2 (via. Global Reset)

As an alternate power-up initialization method, after the Phase 1 150µs period the Global Reset command can also be used to reset the device in Phase 2 as follows:

#### Figure 3 Power-Up Initialization Method 2 Timing with Global Reset



The Global Reset command resets all register contents. Memory content is not guaranteed. The command frame is made of 4 clocked CE# lows. Clocking is optional during tRST. The Global Reset command sequence is shown below.



#### 8. Interface Description

#### 8.1 Address Space

Octal DDR PSRAM device is byte-addressable. Memory accesses must start on even addresses (A[0]='0). Mode Register accesses can start on even or odd address.

#### 8.2 Burst Type and Length

Read and write operations are default Hybrid Wrap 32 mode. Other burst lengths of 16, 32, 64 or 2K bytes in standard or Hybrid wrap modes are register configurable (see Table 17). The device also includes command burst options for Linear Bursting. Bursts can start on any even address. Write burst length requires a minimum of 2 bytes. Read has



no minimum length. Both write and read have no restriction on maximum burst length as long as tCEM is met.

#### 8.3 Command/Address Latching

After CE# goes LOW, instruction code is latched on 1 st CLK rising edge. Access address is latched on the 3rd, 4th , 5th & 6th CLK edges (2nd CLK rising edge, 2nd CLK falling edge, 3rd CLK falling edge).

#### 8.4 Command Truth Table

The Octal DDR PSRAM recognizes commands listed in the following table. Instruction and address are input through A/DQ[7:0] pins. Host must send correct instruction and address format according to the following table.

Note that Linear Burst commands, 20h and A0h, ignore burst setting defined by MR8[2:0]. Note that only Linear Burst Read command is capable of performing row boundary crossing (RBX) read function.

|                     | 1st CLK |          | 2nd | CLK | 3rd | CLK |
|---------------------|---------|----------|-----|-----|-----|-----|
| Command             | ╘┑      | <b>_</b> |     | ┍╼┤ | ┕┑  |     |
| Sync Read           | 00      | Dh       | A3  | A2  | A1  | A0  |
| Sync Write          | 80h     |          | A3  | A2  | A1  | A0  |
| Linear Burst Read   | 20      | Dh       | A3  | A2  | A1  | A0  |
| Linear Burst Write  | A       | Oh       | A3  | A2  | A1  | A0  |
| Mode Register Read  | 40      | Dh       |     | ×   |     | MA  |
| Mode Register Write | C0h     |          |     | ×   |     | MA  |
| Global Reset        | FFh     |          |     | ;   | ×   |     |

Remarks:  $\times$  = don't care (V<sub>IH</sub>/V<sub>IL</sub>)

A3 = 7'bx, RA[13] {unused address bits are reserved} A2 = RA[12:5] A1 = RA[4:0],CA[10:8] A0 = CA[7:0] MA = Mode Register Address

#### 8.5 Read Operation

After address latching, the device initializes DQS/DM to '0 from CLK rising edge of the 3rd clock cycle (A1). See Figure 5 below.

Output data is available after LC latency cycles, as shown in Figure 7 & Figure 8. LC is latency configuration code defined in Table 5 and Table 6. When data is valid, A/DQ[7:0] and DQS/DM follow the timing specified in Figure 9. Synchronous timing parameters are shown in Table 26 & Table 27.



In case of internal refresh insertion, variable latency output data may be delayed by up to (LCx2) latency cycles as shown in Figure 7. True variable refresh pushout latency can be anywhere between LC to LCx2. The 1st DQS/DM rising edge after read pre-amble indicates the beginning of valid data.





If RBX is enabled (MR8[3] written to 1) and a Linear Burst Read Command ('h20) is issued, read operation may cross row boundaries as shown in Figure 6.













#### 8.6 Write Operation

A minimum of 2 bytes of data must be input in a write operation. In the case of consecutive short burst writes, tRC must be met by issuing additional CE# high time between operations. Single-byte write operations can be done by masking through DQS/DM pin as shown in Figure 10.







#### 8.7 Control Register

Register Read is shown below. Mode Address in command determines which Mode Register is read from as Data0 (see chart in the Figure below).





#### CSS25608SB CSS25608SQ CSS25608SQ 256Mb DDR Octal-SPI Pseudo-SRAM





Register Writes are always latency 1. Write Latency Code, MR4[7:5] does not apply to Register writes. Register Reads follow the same read latency settings, defined in MR0[4:2] (see Table 6).

Registers 0, 4 & 8 are read and writable. Registers 1, 2 and 3 are read-only. Register 6 is write-only.

Register mapping is shown in Table 3. All MR0 or MR8 writes must have MR0[7:6] or MR8[7:6] written to `0(s)

| MR No. | MA[7:0] | Access | OP7                          | OP6    | OP5    | OP4  | OP3     | OP2      | OP1     | OP0    |
|--------|---------|--------|------------------------------|--------|--------|------|---------|----------|---------|--------|
| 0      | `h00    | R/W    | '0(                          | 0'     | LT     | Read | Latency | Code     | Drive   | e Str. |
| 1      | `h01    | R      | ULP                          | rsv    | /d.    |      | Ve      | endor ID | )       |        |
| 2      | `h02    | R      |                              | KGD    |        | Dev  | / ID    | [        | Density |        |
| 3      | `h03    | R      | RBXen                        | 0      | S      | RF   |         | rsv      | d.      |        |
| 4      | `h04    | R/W    | Write L                      | atency | / Code | RFr  | rate    |          | PASR    |        |
| 6      | `h06    | W      | Halfsleep <sup>™</sup> rsvd. |        |        |      |         |          |         |        |
| 8      | `h08    | R/W    | '0'                          | '0'    | rs     | svd  | RBX     | BT       | В       | L      |

Table 3Mode Register Table

| Table 4 | Read Latency Type | (MR0[5]) |
|---------|-------------------|----------|
|---------|-------------------|----------|

| Latency Type |                    |  |  |  |
|--------------|--------------------|--|--|--|
| MR0[5] LT    |                    |  |  |  |
| 0            | Variable (default) |  |  |  |
| 1            | Fixed              |  |  |  |



|          | Table 5   Read Latency Codes MR0[4:2] |           |                     |              |               |  |  |
|----------|---------------------------------------|-----------|---------------------|--------------|---------------|--|--|
|          | VL Codes (N                           | 1R0[5]=0) | FL Codes (MR0[5]=1) | Max Input CL | .K Freq (MHz) |  |  |
| MR0[4:2] | Latency (LC) Max push<br>out (LCx2)   |           | Latency (LCx2)      | Standard     | Extended      |  |  |
| 000      | 3                                     | 6         | 6                   | 66           | 66            |  |  |
| 001      | 4                                     | 8         | 8                   | 109          | 109           |  |  |
| 010      | 5 (default)                           | 10        | 10                  | 133          | 133           |  |  |
| 011      | 6                                     | 12        | 12                  | 166          | 166           |  |  |
| 100      | 7                                     | 14        | 14                  | 200          | 200           |  |  |
| others   |                                       | reserv    | -                   | -            |               |  |  |

#### Table 6Operation Latency Code Table

| Turno    | Operation | VL (de     | efault)    | FL   |
|----------|-----------|------------|------------|------|
| Туре     | Operation | No Refresh | Refresh    | FL   |
| Mamani   | Read      | LC         | Up to LCx2 | LCx2 |
| Memory   | Write     | W          | WLC        |      |
| Dogistor | Read      | LC         |            | LC   |
| Register | Write     |            | L          | 1    |

Note: see Table 13 for WLC settings.

| a | DIE / DIIVE | Strength Codes wind[1.     |
|---|-------------|----------------------------|
|   | Codes       | Drive Strength             |
|   | '00         | Full (25Ω)                 |
|   | '01         | Half (50 $\Omega$ default) |
|   | '10         | 1/4 (100Ω)                 |
|   | '11         | 1/8 (200Ω)                 |

#### Table 7Drive Strength Codes MR0[1:0]

| Table 8 | Ultra Low Power Device mapping MR1[7] |
|---------|---------------------------------------|
|---------|---------------------------------------|

| ULP        |                                        |  |  |  |  |
|------------|----------------------------------------|--|--|--|--|
| <b>'</b> 0 | Non-ULP (no Halfsleep™)                |  |  |  |  |
| '1         | ULP (Halfsleep <sup>™</sup> supported) |  |  |  |  |



| Table 1 | 0 Device ID MR2[4:3]   |  |  |  |
|---------|------------------------|--|--|--|
| Codes   | Device ID              |  |  |  |
| '00     | Generation 1           |  |  |  |
| '01     | Generation 2           |  |  |  |
| '10     | Generation 3           |  |  |  |
| '11     | Generation 4 (default) |  |  |  |

#### Table 11 Row Boundary Crossing Enable (MR3[7])

| MR3[7] (read-only) | RBXen                      |
|--------------------|----------------------------|
| 0                  | RBX not supported          |
| 1                  | RBX supported via MR8[3]=1 |

#### Table 12Self Refresh Flag (MR3[5:4])

MR3[5:4] indicates current device refresh rate. Refresh rate depends on temperature and refresh frequency configuration, set by MR4[4:3].

| MR3[5:4] | Self Refresh Flag |  |  |  |  |  |
|----------|-------------------|--|--|--|--|--|
| 01       | 0.5x Refresh      |  |  |  |  |  |
| 00       | 1x Refresh        |  |  |  |  |  |
| 10       | 4x Refresh        |  |  |  |  |  |
| 11       | Reserved          |  |  |  |  |  |

#### Table 13Write Latency MR4[7:5]

Write latency, WLC, is default to 5 after power up. Use MR Write to set write latencies according to write latency table. When operating frequency exceeding Fmax listed in the table will result in write data corruption.

| MR4[7:5] | Write Latency Codes (WLC) | Fmax (MHz) |
|----------|---------------------------|------------|
| 000      | 3                         | 66         |
| 100      | 4                         | 109        |
| 010      | 5 (default)               | 133        |
| 110      | 6                         | 166        |
| 001      | 7                         | 200        |
| Others   | Reserved                  |            |



#### Table 14 Refresh Frequency Setting MR4[4:3]

| MR4[4:3] | Refresh Frequency                           |  |  |  |  |
|----------|---------------------------------------------|--|--|--|--|
| x0       | Always 4x Refresh (default)                 |  |  |  |  |
| 01       | Enables 1x Refresh when temperature allows  |  |  |  |  |
| 11       | Enable 0.5x Refresh when temperature allows |  |  |  |  |

Note: x= don't care

#### Table 15 PASR MR4[2:0]

The PASR bits restrict refresh operation to a portion of the total memory array. This feature allows the device to reduce standby current by refreshing only that part of the memory array required by the host system. The refresh options are full array, one-half array, one-quarter array, one-eighth array, or none of the array. The mapping of these partitions can start at either the beginning or the end of the address map.

|       | 256Mb X8             |                   |        |         |  |  |  |  |
|-------|----------------------|-------------------|--------|---------|--|--|--|--|
| Codes | Refresh Coverage     | Address Space     | Size   | Density |  |  |  |  |
| '000  | Full array (default) | 0000000h-1FFFFFh  | 32M X8 | 256Mb   |  |  |  |  |
| '001  | Bottom 1/2 array     | 0000000h-0FFFFFh  | 16M X8 | 128Mb   |  |  |  |  |
| '010  | Bottom 1/4 array     | 0000000h-07FFFFh  | 8M X8  | 64Mb    |  |  |  |  |
| '011  | Bottom 1/8 array     | 0000000h-03FFFFFh | 4M X8  | 32Mb    |  |  |  |  |
| '100  | None                 | 0                 | 0M     | 0Mb     |  |  |  |  |
| '101  | Top 1/2 array        | 1000000h-1FFFFFh  | 16M X8 | 128Mb   |  |  |  |  |
| '110  | Top 1/4 array        | 1800000h-1FFFFFFh | 8M X8  | 64Mb    |  |  |  |  |
| '111  | Top 1/8 array        | 1C00000h-1FFFFFh  | 4M X8  | 32Mb    |  |  |  |  |

#### Table 16 Halfsleep<sup>™</sup> MR6[7:0]

| MR6[7:0] | ULP Modes       |
|----------|-----------------|
| ʻhF0     | Halfsleep™      |
| ʻhC0     | Deep Power Down |
| others   | reserved        |

Note: see section 8.8 Halfsleep<sup>™</sup> Mode and 8.9 Deep Power Down Mode for more information.



#### Table 17Burst Type MR8[2], Burst Length MR8[1:0]

By default the device powers up in 32 Byte Hybrid Wrap. In non-Hybrid burst (MR8[2]=0), MR8[1:0] sets the burst address space in which the device will continually wrap within. If Hybrid burst wrap is selected (MR8[2]=1), the device will burst through the initial wrapped burst length once, then continue to burst incrementally up to maximum column address (2K) before wrapping around within the entire column address space. Burst length (MR8[1:0]) can be set to 16,32,64 & 2K Lengths.

|            |          |                                  | Example of Sequence of Bytes During Wrap |                                   |  |  |  |
|------------|----------|----------------------------------|------------------------------------------|-----------------------------------|--|--|--|
| MR8[2]     | MR8[1:0] | Burst Length                     | Starting Address                         | Byte Sequence                     |  |  |  |
| <b>'</b> 0 | '00      | 16 Byte Wrap                     | 4                                        | [4,5,6,15,0,1,2,]                 |  |  |  |
| <b>'</b> 0 | '01      | 32 Byte Wrap                     | 4                                        | [4,5,6,31,0,1,2,]                 |  |  |  |
| <b>'</b> 0 | '10      | 64 Byte Wrap                     | 4                                        | [4,5,6,63,0,1,2,]                 |  |  |  |
| <b>'</b> 0 | '11      | 2k Byte Wrap                     | 4                                        | [4,5,6,2047,0,1,2,]               |  |  |  |
| '1         | '00      | 16 Byte Hybrid                   | 2                                        | [2,3,4,15,0,1],16,17,18,2047,0,1, |  |  |  |
| '1         | '01      | 16 Byte Hybrid<br>Wrap (Default) | 2                                        | [2,3,4,31,0,1],32,33,34,2047,0,1, |  |  |  |
| '1         | '10      | 64 Byte Hybrid                   | 2                                        | [2,3,4,63,0,1],64,65,66,2047,0,1, |  |  |  |
| '1         | '11      | 2k Byte Hybrid                   | 2                                        | [2,3,4,2047,0,1,2,]               |  |  |  |

The Linear Burst Commands (INST[5:0]=6'b10\_0000) forces the current array read or write command to do 2K Byte Wrap (equivalent to having MR8[1:0] set to 2'b11). For non-RBX enabled devices the burst command read/writes linearly from the starting address and wraps back to the beginning of the page upon reaching the end of the page. To access a different page, host must issue a new command.

#### Table 18 Row Boundary Crossing Read Enable MR8[3]

This register setting applies to Linear Burst reads only on RBX enabled devices (MR3[7]=1). Default write and read burst behavior is limited within 2K page (row) address space (CA='h000 -> 'h7FF). Setting this bit high will allow Linear Burst Read command to cross over into the next Row (RA+1).

| MR8[3] | RBX Read                              |  |  |  |
|--------|---------------------------------------|--|--|--|
| 0      | Reads stay within page (row) boundary |  |  |  |
| 1      | Allow reads cross page (row) boundary |  |  |  |



#### 8.8 Halfsleep<sup>™</sup> Mode

Halfsleep<sup>™</sup> Mode puts the device in an ultra-low power state, while the stored data is retained. HalfsleepTM Mode Entry is entered by writing 8'hF0 into MR6. CE# going high initiates the Halfsleep<sup>™</sup> mode and must be maintained for the minimum duration of Halfsleep<sup>™</sup> time, tHS. The Halfsleep<sup>™</sup> Entry command sequence is shown below.



Halfsleep<sup>™</sup> Exit is initiated by a low pulsed CE#. Afterwards, CE# can be held high with or without clock toggling until the first operation begins (observing minimum Halfsleep<sup>™</sup> Exit time, tXHS).





#### 8.9 Deep Power Down Mode

Deep Power Down Mode (DPD) puts the device into power down state. DPD Mode Entry is entered by writing 8'hC0 into MR6. CE# going high initiates the DPD Mode and must be maintained for the minimum duration of Deep Power Down time, tDPD. The Deep Power Down Entry command sequence is shown below.



Deep Power Down Exit is initiated by a low pulsed CE#. After a CE# DPD exit, CE# must be held high with or without clock toggling until the first operation begins (observing minimum Deep Power Down Exit time, tXDPD).



Register values and memory content are not retained in DPD Mode. After DPD mode register values will reset to defaults. tDPDp is minimum period between two DPD Modes (measured from DPD exit to the next DPD entry) as well as from the initial powerup to the first DPD entry.



#### 9. Electrical Specifications

#### 9.1 Absolute Maximum Ratings

| Table 19 Absolute Maximum Ratings                                    |                  |                                                |      |       |  |  |  |
|----------------------------------------------------------------------|------------------|------------------------------------------------|------|-------|--|--|--|
| Parameter                                                            | Symbol           | Rating                                         | Unit | Notes |  |  |  |
| Voltage to any ball except $V_{DD}$ , $V_{DDQ}$ relative to $V_{SS}$ | VT               | -0.4 to V <sub>DD</sub> /V <sub>DDQ</sub> +0.4 | V    |       |  |  |  |
| Voltage on V <sub>DD</sub> supply relative to V <sub>SS</sub>        |                  | -0.4 to +2.45                                  | V    |       |  |  |  |
| Voltage on $V_{DDQ}$ supply relative to $V_{SS}$                     | V <sub>DDQ</sub> | -0.4 to +2.45                                  | V    |       |  |  |  |
| Storage Temperature                                                  | T <sub>STG</sub> | -55 to +150                                    | °C   | 1     |  |  |  |

Notes 1: Storage temperature refers to the case surface temperature on the center/top side of the PSRAM.

Caution:

Exposing the device to stress above those listed in Absolute Maximum Ratings could cause permanent damage. The device is not meant to be operated under conditions outside the limits described in the operational section of this specification. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability.

#### 9.2 Pin Capacitance

Table 20 Package Pin Capacitance

| Parameter              | Symbol | Min | Max | Unit | Notes   |
|------------------------|--------|-----|-----|------|---------|
| Input Pin Capacitance  | CIN    |     | 5   | рF   | VIN=0V  |
| Output Pin Capacitance | COUT   |     | 6   | pF   | VOUT=0V |

Note: spec'd at 25°C.

#### Table 21 Load Capacitance

| Parameter        | Symbol | Min | Max | Unit | Notes |
|------------------|--------|-----|-----|------|-------|
| Load Capacitance | CL     |     | 15  | рF   |       |

Note: System  $C_L$  for the use of package

#### 9.3 Decoupling Capacitor Requirement

System designers need to take care of power integrity considering voltage regulator response and the memory peak currents/usage modes.





#### 9.3.1 Low ESR cap C1:

It is recommended to place a low ESR decoupling capacitor of  $<=1\mu$ F close to the device to absorb transient peaks.

#### 9.3.2 Large cap C2:

Though half-sleep average current is small (less than 100 $\mu$ A), its peak current from internal periodical burst refresh can reach up to the level of 25mA. The peak current duration can last for few tens of microseconds. During this period if the system regulator cannot supply such large peaks, it is important to place a 4.7 $\mu$ F-10 $\mu$ F cap to cover the burst refresh current demand and replenish the cap before the next burst of refresh.

#### 9.4 Operating Conditions

|                                  | • P • • • • • • • |     |      |       |
|----------------------------------|-------------------|-----|------|-------|
| Parameter                        | Min               | Max | Unit | Notes |
| Operating Temperature (extended) | -40               | 105 | °C   |       |
| Operating Temperature (standard) | -40               | 85  | °C   |       |

#### Table 22 Operating Characteristics



#### 9.5 DC Characteristics

| Table 23 DC Characteristics | able 23 | DC Characteristics |
|-----------------------------|---------|--------------------|
|-----------------------------|---------|--------------------|

| Sumbol                | Devementer                                      | D/lin          | Max                   | Linit | Notos |
|-----------------------|-------------------------------------------------|----------------|-----------------------|-------|-------|
| Symbol                | Parameter                                       | Min            | Max                   | Unit  | Notes |
| $V_{\text{DD}}$       | Supply Voltage                                  | 1.62           | 1.98                  | V     |       |
| V <sub>DDQ</sub>      | I/O Supply Voltage                              | 1.62           | 1.98                  | V     |       |
| VIH                   | Input high voltage                              | $V_{DDQ}$ -0.4 | V <sub>DDQ</sub> +0.3 | v     |       |
| VIL                   | Input low voltage                               | -0.3           | 0.4                   | V     |       |
| V <sub>он</sub>       | Output high voltage (I <sub>OH</sub> =-0.2mA)   | $0.8 V_{DDQ}$  |                       | V     |       |
| V <sub>OL</sub>       | Output low voltage (I <sub>OL</sub> =+0.2mA)    |                | $0.2 V_{DDQ}$         | V     |       |
| ILI                   | Input Pin leakage current                       |                | 1                     | μΑ    |       |
| I <sub>LO</sub>       | Output Pin leakage current                      |                | 1                     | μΑ    |       |
|                       | Read/Write @13MHz                               |                | 5                     | mA    | 1     |
| ICC                   | Read/Write @133MHz                              |                | 19                    | mA    | 1     |
|                       | Read/Write @166MHz                              |                | 22                    | mA    | 1     |
|                       | Read/Write @200MHz                              |                | 26                    | mA    | 1     |
| ISB <sub>EXT</sub>    | Standby current (105C)                          |                | 1100                  | μΑ    | 2     |
| ISB <sub>STD</sub>    | Standby current (85C)                           |                | 680                   | μΑ    | 2     |
| ISB <sub>STDDPD</sub> | Standby current (Deep Power Down -40°C to 85°C) |                | 20                    | μA    | 7     |

Note: 1. Current is only characterized.

2. Without CLK toggling. ISB will be higher if CLK is toggling.

3. 0.5x Refresh.

4. Typical mean ISBstdroom 90uA.

5. Current is only guaranteed after 150ms into Halfsleep<sup>™</sup> mode.

6. Typical ISBstDHs 40uA

7. Typical mean ISBSTDDPD 8uA at 25°C



#### **ISB Partial Array Refresh Current** 9.6

| Table 24                              | Typical-mean PASR Current @ 25°C  |      |       |  |  |  |  |
|---------------------------------------|-----------------------------------|------|-------|--|--|--|--|
| Standby                               | / Current @ 25°C                  |      |       |  |  |  |  |
| PASR                                  | ISB –typical mean                 | Unit | Notes |  |  |  |  |
| Full                                  | 90                                | μA   | 1, 2  |  |  |  |  |
| 1/2                                   | 80                                | μA   | 1, 2  |  |  |  |  |
| 1/4                                   | 75                                | μA   | 1, 2  |  |  |  |  |
| 1/8                                   | 72                                | μA   | 1, 2  |  |  |  |  |
| Halfsleep <sup>™</sup> Current @ 25°C |                                   |      |       |  |  |  |  |
| PASR                                  | I Halfsleep <sup>™</sup> -typical | Unit | Notes |  |  |  |  |
| Full                                  | 40                                | μA   | 1,2,3 |  |  |  |  |
| 1/2                                   | 30                                | μA   | 1,2,3 |  |  |  |  |
| 1/4                                   | 25                                | μA   | 1,2,3 |  |  |  |  |
| 1/8                                   | 22                                | μA   | 1,2,3 |  |  |  |  |

Table 25 Typical-mean PASR Current @85°C

| Standby    | Standby Current @ 85°C                |          |              |  |  |  |  |  |  |
|------------|---------------------------------------|----------|--------------|--|--|--|--|--|--|
| PASR       | ISB –typical mean                     | Unit     | Notes        |  |  |  |  |  |  |
| Full       | 530                                   | μA       | 2            |  |  |  |  |  |  |
| 1/2        | 370                                   | μA       | 2            |  |  |  |  |  |  |
| 1/4        | 290                                   | μA       | 2            |  |  |  |  |  |  |
| 1/8        | 250                                   | μA       | 2            |  |  |  |  |  |  |
| Halfslee   | Halfsleep <sup>™</sup> Current @ 85°C |          |              |  |  |  |  |  |  |
| PASR       | I Halfsleep <sup>™</sup> -typical     | Unit     | Notes        |  |  |  |  |  |  |
| Full       | 440                                   | μA       | 2, 3         |  |  |  |  |  |  |
|            |                                       |          |              |  |  |  |  |  |  |
| 1/2        | 300                                   | μA       | 2, 3         |  |  |  |  |  |  |
| 1/2<br>1/4 | 300<br>230                            | μA<br>μA | 2, 3<br>2, 3 |  |  |  |  |  |  |

Note: 1. Current at 25oC is only attainable by enabling 0.5x Refresh Frequency (see Table 15)

2. PASR Current is only characterized without CLK toggling.

3. Spec'd Halfsleep<sup>™</sup> current is only guaranteed after 150ms into Halfsleep<sup>™</sup> mode.



#### 9.7 AC Characteristics

|          | Table 26                                                 | REA   | D/WRI         | TE Tin | ning  |       |       |          |                                |
|----------|----------------------------------------------------------|-------|---------------|--------|-------|-------|-------|----------|--------------------------------|
|          |                                                          |       | BGA 1.8V Only |        |       |       |       |          |                                |
|          |                                                          | -7(13 | <u>3MHz)</u>  | -6(16  | 6MHz) | -5(20 | OMHz) |          |                                |
| Symbol   | Parameter                                                | Min   | Max           | Min    | Max   | Min   | Max   | Unit     | Notes                          |
| tCLK     | CLK period                                               | 7.5   |               | 6      |       | 5     |       | ns       |                                |
| tCH/tCL  | Clock high/low width                                     | 0.45  | 0.55          | 0.45   | 0.55  | 0.45  | 0.55  | tCLK     |                                |
| tKHKL    | CLK rise or fall time                                    |       | 1.2           |        | 1     |       | 0.8   | ns       |                                |
| tCPH     | CE# HIGH between subsequent burst<br>operations          | 15    |               | 18     |       | 24    |       | ns       |                                |
| tCEM     | CE# low pulse width<br>(excluding Halfsleep™ exit)       |       | 4             |        | 4     |       | 4     | μs<br>μs | Standard temp<br>Extended temp |
| tCEM     | CE# low pulse width                                      | 3     | -             | 3      | -     | 3     | -     | tCLK     | Minimum 3                      |
| tCSP     | CE# setup time to CLK rising edge                        | 2     |               | 2      |       | 2     |       | ns       |                                |
| tCSP2    | CE# rising edge to next CLK falling edge                 | 1.5   |               | 1.5    |       | 1.5   |       | ns       |                                |
| tCHD     | CE# hold time from CLK falling edge                      | 2     |               | 2      |       | 2     |       | ns       |                                |
| tSP      | Setup time to active CLK edge                            | 0.8   |               | 0.6    |       | 0.5   |       | ns       |                                |
| tHD      | Hold time from active CLK edge                           | 0.8   |               | 0.6    |       | 0.5   |       | ns       | Max .75*tCLK                   |
| tHZ      | Chip disable to DQ/DQS output high-Z                     |       | 6             |        | 6     |       | 6     | ns       |                                |
| tRBXwait | Row Boundary Crossing Wait Time                          | 30    | 65            | 30     | 65    | 30    | 65    | ns       |                                |
| tRC      | Write Cycle                                              | 60    |               | 60     |       | 60    |       | ns       |                                |
| tRC      | Read Cycle                                               | 60    |               | 60     |       | 60    |       | ns       |                                |
| tHS      | Minimum Halfsleep <sup>™</sup> duration                  | 150   |               | 150    |       | 150   |       | μs       |                                |
| tXHS     | Halfsleep <sup>™</sup> Exit CE# low to CLK setup<br>time | 150   |               | 150    |       | 150   |       | μs       |                                |
|          |                                                          | 60    |               | 60     |       | 60    |       | ns       |                                |
| tXPHS    | Halfsleep <sup>™</sup> Exit CE# low pulse width          |       | tCEM          |        | tCEM  |       | tCEM  | μs       | Standard temp                  |
|          |                                                          |       |               |        |       |       |       | μs       | Extended temp                  |
| tDPD     | Minimum DPD duration                                     | 500   |               | 500    |       | 500   |       | μs       |                                |
| tDPDp    | Minimum period between DPD Modes                         | 500   |               | 500    |       | 500   |       | μs       |                                |
| tXDPD    | DPD CE# low to CLK setup time                            | 150   |               | 150    |       | 150   |       | μs       |                                |
| tXPDPD   | DPD Exit CE# low pulse width                             | 60    |               | 60     |       | 60    |       | ns       |                                |
| tPU      | Device Initialization                                    | 150   |               | 150    |       | 150   |       | μs       |                                |
| tRP      | RESET# low pulse width                                   | 1     |               | 1      |       | 1     |       | μs       |                                |
| tRST     | Reset to CMD valid                                       | 2     |               | 2      |       | 2     |       | μs       |                                |



|        | Table 27                        | Table 27DDR Timing Parameters |       |         | _      |        |      |      |       |
|--------|---------------------------------|-------------------------------|-------|---------|--------|--------|------|------|-------|
|        |                                 |                               |       | BGA 1.8 | V Only |        |      |      |       |
|        |                                 | -7(133                        | 3MHz) | -6(166  | MHz)   | -5(200 | MHz) |      |       |
| Symbol | Parameter                       | Min                           | Max   | Min     | Max    | Min    | Max  | Unit | Notes |
| tCQLZ  | Clock rising edge to DQS low    | 1                             | 6     | 1       | 6      | 1      | 6    | ns   |       |
| tDQSCK | DQS output access time from CLK | 2                             | 6.5   | 2       | 6.5    | 2      | 6.5  | ns   |       |
| tDQSQ  | DQS – DQ skew                   |                               | 0.6   |         | 0.5    |        | 0.4  | ns   |       |
| tDS    | DQ and DM input setup time      | 0.8                           |       | 0.6     |        | 0.5    |      | ns   |       |
| tDH    | DQ and DM input hold time       | 0.8                           |       | 0.6     |        | 0.5    |      | ns   |       |

### 10. Revision History

| Vision | Who          | Date          | Description             |
|--------|--------------|---------------|-------------------------|
| 1      | William CHEN | Dec 12th 2022 | Initial branded release |