# **One Way Pcb Ltd**

#### Printed Circuit Board Solutions Provider





#### **Front End DRC**



- Presentation Title: Front End DRC (Design Rule Checks).
- Created / Modified: April 2018.
- Compiled By: One Way Pcb Ltd.
- Description:

An introduction to Design Rule Checks. The following is a guide only.

#### **Minimum Track Width**



| ÎÎ | Î |   |  |
|----|---|---|--|
|    |   | ĸ |  |
|    |   | н |  |
|    |   | н |  |
|    |   |   |  |

# This determines the minimum track width used on the board.

|     | Minimum Conductor Width |            |        |         |                  |                        |  |  |  |
|-----|-------------------------|------------|--------|---------|------------------|------------------------|--|--|--|
|     | Copper                  | Plate to   | Good   | Batch   | R & D<br>Minimum | Mil /<br>IPC Class III |  |  |  |
| 8.3 | ·                       | ZJIIICIOII | Tacuce | Minimum | mininum          | n c ciass m            |  |  |  |
| 1   | 12 micron (0.33oz)      | No         | 5      | 3.5     | 3                | As Standard            |  |  |  |
| 2   | 17 micron (1/2oz)       | No         | 6      | 4       | 3.5              | As Standard            |  |  |  |
| 3   | 35 micron (1oz)         | No         | 7      | 5       | 4.5              | As Standard            |  |  |  |
| 4   | 70 micron (2oz)         | No         | 10     | 8       | 7                | As Standard            |  |  |  |
| 5   | 105 micron (3oz)        | No         | 13     | 11      | 10               | As Standard            |  |  |  |
| 6   | 140 micron (4oz)        | No         | 16     | 14      | 13               | As Standard            |  |  |  |

#### Feature to feature spacing



 This determines the minimum gap between any two features e.g. Track to track, pad to track, pad to pad, plane to pad etc.

This shows the track to track spacing, or 'gaps'.

|   | Feature to Feature Spacing |          |          |         |         |               |  |  |  |
|---|----------------------------|----------|----------|---------|---------|---------------|--|--|--|
|   | Copper                     | Plate to | Good     | Batch   | R&D     | Mil /         |  |  |  |
|   |                            | 25micron | Practice | Minimum | Minimum | IPC Class III |  |  |  |
| 1 | 12 micron (0.33oz)         | No       | 5.5      | 4.5     | 4       | As Standard   |  |  |  |
| 2 | 17 micron (1/2oz)          | No       | 6        | 5       | 4       | As Standard   |  |  |  |
| 3 | 35 micron (1oz)            | No       | 7        | 6       | 5       | As Standard   |  |  |  |
| 4 | 70 micron (2oz)            | No       | 9        | 8       | 7.5     | As Standard   |  |  |  |
| 5 | 105 micron (3oz)           | No       | 11       | 10      | 9.5     | As Standard   |  |  |  |
| 6 | 140 micron (4oz)           | No       | 13       | 12      | 11.5    | As Standard   |  |  |  |



#### Feature to feature spacing



#### Pad to pad.

 DRC finds the minimum space (gap) between any pads.

|   | Feature to Feature Spacing |          |          |         |         |               |  |  |  |
|---|----------------------------|----------|----------|---------|---------|---------------|--|--|--|
|   | Copper                     | Plate to | Good     | Batch   | R&D     | Mil /         |  |  |  |
|   |                            | 25micron | Practice | Minimum | Minimum | IPC Class III |  |  |  |
| 1 | 12 micron (0.33oz)         | No       | 5.5      | 4.5     | 4       | As Standard   |  |  |  |
| 2 | 17 micron (1/2oz)          | No       | 6        | 5       | 4       | As Standard   |  |  |  |
| 3 | 35 micron (1oz)            | No       | 7        | 6       | 5       | As Standard   |  |  |  |
| 4 | 70 micron (2oz)            | No       | 9        | 8       | 7.5     | As Standard   |  |  |  |
| 5 | 105 micron (3oz)           | No       | 11       | 10      | 9.5     | As Standard   |  |  |  |
| 6 | 140 micron (4oz)           | No       | 13       | 12      | 11.5    | As Standard   |  |  |  |



### Feature to feature spacing



#### • Pad to track.

DRC determines the spaces between any pad and track. (Note Poor Auto routing)

|   | Feature to Feature Spacing |          |          |         |         |               |  |  |  |
|---|----------------------------|----------|----------|---------|---------|---------------|--|--|--|
|   | Copper                     | Plate to | Good     | Batch   | R&D     | Mil /         |  |  |  |
|   |                            | 25micron | Practice | Minimum | Minimum | IPC Class III |  |  |  |
| 1 | 12 micron (0.33oz)         | No       | 5.5      | 4.5     | 4       | As Standard   |  |  |  |
| 2 | 17 micron (1/2oz)          | No       | 6        | 5       | 4       | As Standard   |  |  |  |
| 3 | 35 micron (1oz)            | No       | 7        | 6       | 5       | As Standard   |  |  |  |
| 4 | 70 micron (2oz)            | No       | 9        | 8       | 7.5     | As Standard   |  |  |  |
| 5 | 105 micron (3oz)           | No       | 11       | 10      | 9.5     | As Standard   |  |  |  |
| 6 | 140 micron (4oz)           | No       | 13       | 12      | 11.5    | As Standard   |  |  |  |



# **Minimum Annular Ring**



There are many standards applied to the minimum annular ring analysis, e.g. MIL Spec, buried/blind vias, copper weight, all of which determine the minimum requirement.

|   | Minimum Ann        | ond      |          |         |         |               |
|---|--------------------|----------|----------|---------|---------|---------------|
|   | Copper             | Plate to | Good     | Batch   | R&D     | Mil /         |
|   | i într             | 25micron | Practice | Minimum | Minimum | IPC Class III |
| 1 | 12 micron (0.33oz) | No       | 8        | 6       | 5       | 12            |
| 2 | 17 micron (1/2oz)  | No       | 8        | 6       | 5       | 12            |
| 3 | 35 micron (1oz)    | No       | 9        | 7       | 6       | 12            |
| 4 | 70 micron (2oz)    | No       | 12       | 10      | 8       | 12            |
| 5 | 105 micron (3oz)   | No       | 14       | 12      | 10      | 14            |
| 6 | 140 micron (4oz)   | No       | 16       | 14      | 12      | 16            |



Annular Ring

Measures the annular 'ring' of copper around a drilled hole.

#### **Drilled Hole to Feature**



 This is an important requirement, to prevent errors due to 'drill wander' and misalignment.

|     | Minin                     | num Drilled H |          | 8                |                                          |               |
|-----|---------------------------|---------------|----------|------------------|------------------------------------------|---------------|
| 1   | Feature                   | Plate to      | Good     | Batch            | R&D                                      | Mil /         |
| 100 |                           | 25micron      | Practice | Minimum          | Minimum                                  | IPC Class III |
|     | Inner Layer               |               | 0.000    | 19.<br>1000 M 00 | 2<br>2010                                | 29.<br>0.510  |
| 1   | Main Drill                | No            | 12       | 10               | 9                                        | 12            |
|     | Inner Via Layers          | 25            | -93      | Si internet      | n an | Ar            |
| 2   | Via + Main Drill          | Yes           | 12       | 10               | 9                                        | 12            |
|     | Outer / Plated Layers     |               | -        | .G               |                                          |               |
| 3   | Through Package Drill     | Yes           | 10       | 8.5              | 7.5                                      | 12            |
|     | Multi-Bond Layers         |               |          |                  |                                          | 5.<br>        |
| 4   | Via Drill (first bond)    | No            | 12       | 10               | 9                                        | 12            |
|     | Multi-Bond Layers         |               | -0       | Si               |                                          | ăr -          |
|     | Main / Via Drill          |               |          |                  |                                          |               |
| 5   | (and if more than 1 bond) | No            | 15       | 13               | 12                                       | 14            |



Drilled Hole-to-Feature(pad, track, plane) Measures the distance from the edge of a drilled hole (hole shown as yellow) to the nearest feature. i.e. pad, track, plane.

#### Annular Ring & Drilled Hole to Feature on Multibond Packages



Since material moves with each bonding operation, Annular ring and drilled hole to feature distance must be greater on multi-bond packages



Multi-bond rules apply

Single bond rules apply

| Mir                       | nimum Drilled | Hole to Fe | ature   |         |               |                                                                                                                 |
|---------------------------|---------------|------------|---------|---------|---------------|-----------------------------------------------------------------------------------------------------------------|
| Feature                   | Plate to      | Good       | Batch   | R&D     | Mil /         |                                                                                                                 |
| -                         | 25micron      | Practice   | Minimum | Minimum | IPC Class III |                                                                                                                 |
| Inner Layer               |               |            | 2.5     |         |               | and all the second s |
| Main Drill                | No            | 12         | 10      | 9       | 12            |                                                                                                                 |
| Inner Via Layers          |               |            |         |         |               |                                                                                                                 |
| Via + Main Drill          | Yes           | 12         | 10      | 9       | 12            |                                                                                                                 |
| Outer / Plated Layers     |               |            |         |         |               |                                                                                                                 |
| Through Package Drill     | Yes           | 10         | 8.5     | 7.5     | 12            |                                                                                                                 |
| Multi-Bond Layers         |               |            |         |         | 10.00         |                                                                                                                 |
| Via Drill (first bond)    | No            | 12         | 10      | 9       | 12            |                                                                                                                 |
| Multi-Bond Layers         |               |            |         |         |               |                                                                                                                 |
| Main / Via Drill          |               |            |         |         |               |                                                                                                                 |
| (and if more than 1 bond) | No            | 15         | 13      | 12      | 14            |                                                                                                                 |

#### **Solder Resist Clearance**



RESIST CLEARANCE

• The solder resist 'bridge' serves to prevent solder shorts between surface mount pads.

 It is also important to provide enough clearance to prevent soldermask encroachment onto features.

|                                         | Other guide                    | delines               |                       |         |               |
|-----------------------------------------|--------------------------------|-----------------------|-----------------------|---------|---------------|
|                                         | Minimu                         | ım Requ               | irements              |         | Mil /         |
|                                         |                                | Good                  | Batch                 | R&D     | IPC Class III |
| Soldermask Bridge                       |                                | 4                     | 3 ***                 | 2.5 *** | As standard   |
| Soldermask Clearance                    |                                | 4                     | 3 ***                 | 2.5 *** | As standard   |
| S/Mask Clearance BGA                    | Required                       | 3.5                   | 3 ***                 | 2.5 *** | As standard   |
| Legend Line Width                       |                                | 8                     | 7                     | 6       | As standard   |
| Copper to Board Edge                    | All Layers                     | 25                    | 15                    | 10      | 25            |
| Copper to Board Edge<br>Score / Chamfer | Check Chamfe<br>requirement in | er Angle a<br>box and | nd Write ch<br>check. | eck     |               |
| Plane to Feature Gap                    | Plated Layers                  | 10                    | 9                     | 8       | As standard   |

SOLDER RESIST CLEARANCE

SOLDER RESIST 'BRIDGE'

#### **Solder Resist Bridge**



 The solder resist 'bridge' prevents solder shorts between features. But if it is too narrow, it may lift and become detached. It is preferable to remove the bridge from the data in these circumstance.

| 12 |                                         | Other guide                    | lines                 |                         |         |               |
|----|-----------------------------------------|--------------------------------|-----------------------|-------------------------|---------|---------------|
|    |                                         | Minim                          | um Requ               | irements                | 1       | Mil /         |
| 11 |                                         |                                | Good                  | Batch                   | R&D     | IPC Class III |
|    | Soldermask Bridge                       |                                | 4                     | 3 ***                   | 2.5 *** | As standard   |
|    | Soldermask Clearance                    |                                | 4                     | 3 ***                   | 2.5 *** | As standard   |
|    | S/Mask Clearance BGA                    | Required                       | 3.5                   | 3 ***                   | 2.5 *** | As standard   |
|    | Legend Line Width                       |                                | 8                     | 7                       | 6       | As standard   |
|    | Copper to Board Edge                    | All Layers                     | 25                    | 15                      | 10      | 25            |
| 2  | Copper to Board Edge<br>Score / Chamfer | Check Chamfe<br>requirement in | er Angle a<br>box and | ind Write chi<br>check. | eck     |               |
| 20 | Plane to Feature Gap                    | Plated Layers                  | 10                    | 9                       | 8       | As standard   |



# Solder Resist Clearance BGA

Solder Resist must not expose via holes



On BGA's (Ball Grid Array) the solder resist clearance must NOT expose the via holes.

|                                         | Other guide                    | lines                 |                       |         | 2             |
|-----------------------------------------|--------------------------------|-----------------------|-----------------------|---------|---------------|
|                                         | Minim                          | um Requ               | irements              |         | Mil /         |
|                                         |                                | Good                  | Batch                 | R & D   | IPC Class III |
| Soldermask Bridge                       |                                | 4                     | 3 ***                 | 2.5 *** | As standard   |
| Soldermask Clearance                    | _                              | 4                     | 3 ***                 | 2.5 *** | As standard   |
| S/Mask Clearance BGA                    | Required                       | 3.5                   | 3 ***                 | 2.5 *** | As standard   |
| Legend Line Width                       | 1.                             | 8                     | 7                     | 6       | As standard   |
| Copper to Board Edge                    | All Layers                     | 25                    | 15                    | 10      | 25            |
| Copper to Board Edge<br>Score / Chamfer | Check Chamfe<br>requirement in | er Angle a<br>box and | nd Write ch<br>check. | eck     |               |
| Plane to Feature Gap                    | Plated Layers                  | 10                    | 9                     | 8       | As standard   |

# **Legend Line Width**



- Any legend that is on a pad/surface mount pad is removed.
- The legend line width should not be too small, as it will not print clearly.

| 1 |                                         | Other guide                    | lines                 |                       |         |               |
|---|-----------------------------------------|--------------------------------|-----------------------|-----------------------|---------|---------------|
|   |                                         | Minim                          | um Requ               | irements              |         | Mil /         |
|   |                                         |                                | Good                  | Batch                 | R & D   | IPC Class III |
|   | Soldermask Bridge                       |                                | 4                     | 3 ***                 | 2.5 *** | As standard   |
|   | Soldermask Clearance                    |                                | 4                     | 3 ***                 | 2.5 *** | As standard   |
| _ | S/Mask Clearance BGA                    | Required                       | 3.5                   | 3 ***                 | 2.5 *** | As standard   |
|   | Legend Line Width                       |                                | 8                     | 7                     | 6       | As standard   |
|   | Copper to Board Edge                    | All Layers                     | 25                    | 15                    | 10      | 25            |
|   | Copper to Board Edge<br>Score / Chamfer | Check Chamfe<br>requirement in | er Angle a<br>box and | nd Write ch<br>check. | eck     |               |
|   | Plane to Feature Gap                    | Plated Layers                  | 10                    | 9                     | 8       | As standard   |



#### **Copper to Board Edge**





#### Copper to Board Edge

The distance of the nearest copper feature (pad, track, ground plane) to the board profile edge.



All copper features such as pads, tracks or ground planes should be clear of the board edge.

|                                         | Other guide                    | lines                 |                       |         | 1             |  |
|-----------------------------------------|--------------------------------|-----------------------|-----------------------|---------|---------------|--|
|                                         | Minim                          | Minimum Requirements  |                       |         |               |  |
|                                         |                                | Good                  | Batch                 | R&D     | IPC Class III |  |
| Soldermask Bridge                       |                                | 4                     | 3 ***                 | 2.5 *** | As standard   |  |
| Soldermask Clearance                    |                                | 4                     | 3 ***                 | 2.5 *** | As standard   |  |
| S/Mask Clearance BGA                    | Required                       | 3.5                   | 3 ***                 | 2.5 *** | As standard   |  |
| Legend Line Width                       |                                | 8                     | 7                     | 6       | As standard   |  |
| Copper to Board Edge                    | All Layers                     | 25                    | 15                    | 10      | 25            |  |
| Copper to Board Edge<br>Score / Chamfer | Check Chamfe<br>requirement in | er Angle a<br>box and | nd Write ch<br>check. | eck     |               |  |
| Plane to Feature Gap                    | Plated Layers                  | 10                    | 9                     | 8       | As standard   |  |



# Copper to Board Edge (Score)



#### SCORE LINE DIMENSIONS



These dimensions should always be checked against the customers requirements.

| 8                                       | Other guide                    | lines                 |                        |         |              |
|-----------------------------------------|--------------------------------|-----------------------|------------------------|---------|--------------|
|                                         | Minim                          | Mil /                 |                        |         |              |
|                                         |                                | Good                  | Batch                  | R & D   | IPC Class II |
| Soldermask Bridge                       | _                              | 4                     | 3 ***                  | 2.5 *** | As standard  |
| Soldermask Clearance                    | _                              | 4                     | 3 ***                  | 2.5 *** | As standard  |
| S/Mask Clearance BGA                    | Required                       | 3.5                   | 3 ***                  | 2.5 *** | As standard  |
| Legend Line Width                       |                                | 8                     | 7                      | 6       | As standard  |
| Copper to Board Edge                    | All Layers                     | 25                    | 15                     | 10      | 25           |
| Copper to Board Edge<br>Score / Chamfer | Check Chamfe<br>requirement in | er Angle a<br>box and | and Write ch<br>check. | eck     |              |
| Plane to Feature Gap                    | Plated Layers                  | 10                    | 9                      | 8       | As standard  |

#### **Copper to Board Edge** (chamfer)



• During routing, scoring or chamfering the copper if too close to the edge may be damaged, ripped off or cause other problems.

Check dimensions with customer requirements.

|                                         | Other guide                    | lines                   |                         |         |               |
|-----------------------------------------|--------------------------------|-------------------------|-------------------------|---------|---------------|
|                                         | Minim                          | um Requ                 | irements                |         | Mil /         |
|                                         |                                | Good                    | Batch                   | R & D   | IPC Class III |
| Soldermask Bridge                       |                                | 4                       | 3 ***                   | 2.5 *** | As standard   |
| Soldermask Clearance                    |                                | 4                       | 3 ***                   | 2.5 *** | As standard   |
| S/Mask Clearance BGA                    | Required                       | 3.5                     | 3 ***                   | 2.5 *** | As standard   |
| Legend Line Width                       |                                | 8                       | 7                       | 6       | As standard   |
| Copper to Board Edge                    | All Layers                     | 25                      | 15                      | 10      | 25            |
| Copper to Board Edge<br>Score / Chamfer | Check Chamfe<br>requirement in | er Angle a<br>i box and | ind Write chr<br>check. | эck     |               |
| Plane to Feature Gap                    | Plated Lavers                  | 10                      | 9                       | 8       | As standard   |



#### **Ground Plane Features**





| í |                                         | Other guide                   | lines                 |                         |         |               | Ground Planes           |
|---|-----------------------------------------|-------------------------------|-----------------------|-------------------------|---------|---------------|-------------------------|
|   |                                         | Minim                         | um Requ               | irements                |         | Mil /         |                         |
|   |                                         |                               | Good                  | Batch                   | R & D   | IPC Class III | Plane-to-Feature        |
|   | Soldermask Bridge                       |                               | 4                     | 3 ***                   | 2.5 *** | As standard   | Ground Plane 'Splitter' |
| _ | Soldermask Clearance                    | -                             | 4                     | 3 ***                   | 2.5 *** | As standard   |                         |
|   | S/Mask Clearance BGA                    | Required                      | 3.5                   | 3 ***                   | 2.5 *** | As standard   |                         |
|   | Legend Line Width                       |                               | 8                     | 7                       | 6       | As standard   |                         |
|   | Copper to Board Edge                    | All Layers                    | 25                    | 15                      | 10      | 25            |                         |
|   | Copper to Board Edge<br>Score / Chamfer | Check Chamf<br>requirement ir | er Angle a<br>box and | ind Write chi<br>check. | eck     | 0             |                         |
|   | Plane to Feature Gap                    | Plated Layers                 | 10                    | 9                       | 8       | As standard   |                         |

#### Layer to Layer Registration



- All the layers must be properly registered.
- Any mis-registration could lead to further problems during the DRC.

|                                              | Other Checks                            | Tick Below | 1-5      |    | 7 |          | $\overline{}$ |   | F           |
|----------------------------------------------|-----------------------------------------|------------|----------|----|---|----------|---------------|---|-------------|
| Layer to Layer Registration                  | Tick To confirm checks completed and ok |            |          | 2  | 0 | 6        | 0             | 0 |             |
| Pad to Drill Registration                    | Tick To confirm checks completed and ok |            |          | 90 | 0 | 00       | , 0           | 0 | °           |
| Missing Holes / Pads                         | Tick To confirm checks completed and ok |            | •        | Q  | 0 | 0        | 0             | 0 |             |
| Blind / Buried Vias<br>Pad/Drill Connections | Tick To confirm checks completed and ok |            | 0        | 0  | 0 | 0        | 0             | C |             |
| Net List Compare<br>Completed                | Tick To confirm checks completed and ok |            | •        | ح  | 0 | 0        | 0             | 0 | 5           |
| Net List Compare<br>Completed after any Mods | Tick To confirm checks completed and ok |            | <b> </b> | •  | e | <u> </u> | Õ             | R | Contraction |

# Pad to Drill Registration



 Registration must be in the centre of the pad.

 At this stage, any misregistration could lead to further problems during the DRC



AN EXAMPLE OF MISREGISTRATION OF THE DRILLS TO PADS.

|                                              | Other Checks                                       | Tick Below |
|----------------------------------------------|----------------------------------------------------|------------|
| Layer to Layer Registration                  | Tick To confirm checks completed and ok            |            |
| Pad to Drill Registration                    | Tick To confirm checks completed and ok            |            |
| Missing Holes / Pads                         | Tick To confirm checks completed and ok            |            |
| Blind / Buried Vias<br>Pad/Drill Connections | <br> <br>  Tick To confirm checks completed and ok |            |
| Net List Compare<br>Completed                | Tick To confirm checks completed and ok            |            |
| Net List Compare<br>Completed after any Mods | Tick To confirm checks completed and ok            |            |

### Missing Holes/Pads

#### Spot the obvious!



|                                              | Tick Below                              |  |
|----------------------------------------------|-----------------------------------------|--|
| Layer to Layer Registration                  | Tick To confirm checks completed and ok |  |
| Pad to Drill Registration                    | Tick To confirm checks completed and ok |  |
| Missing Holes / Pads                         | Tick To confirm checks completed and ok |  |
| Blind / Buried Vias<br>Pad/Drill Connections | Tick To confirm checks completed and ok |  |
| Net List Compare<br>Completed                | Tick To confirm checks completed and ok |  |
| Net List Compare<br>Completed after any Mods | Tick To confirm checks completed and ok |  |

DNE

O

VVAY

## Blind/Buried Vias Pad/Drill Connections



#### Check there is a pad (connection) for the termination of each drill (via).



|                                              | Tick Below                              |  |
|----------------------------------------------|-----------------------------------------|--|
| Layer to Layer Registration                  | Tick To confirm checks completed and ok |  |
| Pad to Drill Registration                    | Tick To confirm checks completed and ok |  |
| Missing Holes / Pads                         | Tick To confirm checks completed and ok |  |
| Blind / Buried Vias<br>Pad/Drill Connections | Tick To confirm checks completed and ok |  |
| Net List Compare<br>Completed                | Tick To confirm checks completed and ok |  |
| Net List Compare<br>Completed after any Mods | Tick To confirm checks completed and ok |  |

#### Drawn Data



- Drawn pads must be replaced with 'flashed' pads.
- Modelling replaces the 'draws' with a single pad of the exact size and shape.
- On this job 13,770 'draws' were replaced by 1,312 pads!



#### Drawn Data



Drawn planes created as multiple fine line draws should be replaced with 'contourised data'.
This significantly reduces file size and speeds up

